Datasheet
Table Of Contents
- List of Sections
- Table of Contents
- General Description
- Central Processing Unit (CPU)
- Pinout and Signal Description
- System Configuration
- Registers
- Operating Modes
- Resource Mapping
- Bus Control and Input/Output
- Resets and Interrupts
- Voltage Regulator (VREG)
- Flash EEPROM 256K
- EEPROM 4K
- Port Integration Module
- Clocks and Reset Generator (CRG)
- Pulse Width Modulator (PWM)
- Enhanced Capture Timer (ECT)
- Serial Communications Interface (SCI)
- Serial Peripheral Interface (SPI)
- Inter-IC Bus (IIC)
- MSCAN
- Analog to Digital Converter
- Byte Data Link Controller Module
- Contents
- Overview
- Features
- Block Diagram
- Register Map
- Functional Description
- Register Descriptions
- External Pin Descriptions
- Reset Initialization/Basic Operation
- Transmitting A Message
- Receiving A Message
- Transmitting An In-Frame Response (IFR)
- Receiving An In-Frame Response (IFR)
- Special BDLC Operations
- Modes of Operation
- Interrupt Operation
- Low Power Options
- Background Debug Module (BDM)
- Breakpoint (BKP) Module
- Revision History
- Glossary
- Literature Updates

Byte Data Link Controller Module
Reset Initialization/Basic Operation
MC9S12DP256 — Revision 1.1
Byte Data Link Controller Module
BDLC enters Run mode
from Reset mode
Write desired config.
data into DLCBARD
Write desired config.
data into DLCBCR1
Read DLCBSVR
Write desired config.
data into DLCBCR2
Set IE bit in DLCBCR1
to enable interrupts
Proceed to remaining
MCU initialization
Figure 128 Basic BDLC Initialization Flowchart
Is DLCBSVR = $00?
Yes
No
Process pending
BDLC interrupt
Perform Digital and
Analog Loopback mode
tests
Exit Loopback mode
by clearing
DLOOP
Enable BDLC by
setting BDLCE bit in
DLCSCR
Preform
Loopback Tests
Exit Loopback mode
by clearing
DLOOP
Enable BDLC by
setting BDLCE bit in
DLCSCR
Write desired divisor - 1
into DLCBRSR
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...