Datasheet

Table Of Contents
Byte Data Link
MC9S12DP256 — Revision 1.1
Byte Data Link Controller Module
Register Map
Reg Name Bit 7 6 5 4 3 2 1 Bit 0
DLCBCR1 Read:
IMSG CLKS
00 0 0
IE WCM
Write:
Reset: 1100 0000
DLCBSVR Read: 0 0 I3 I2 I1 I0 0 0
Write:
Reset: 0000 0000
DLCBCR2 Read:
SMRST DLOOP RX4XE NBFS TEOD TSIFR TMIFR1 TMIFR0
Write:
Reset: 0100 0000
DLCBDR Read:
D7 D6 D5 D4 D3 D2 D1 D0
Write:
Reset: 0000 0000
DLCBARD Read: 0
RXPOL
00
BO3 BO2 BO1 BO0
Write:
Reset: 0100 0111
DLCBRSR Read: 0 0
R5 R4 R3 R2 R1 R0
Write:
Reset: 0000 0000
DLCSCR Read: 0 0 0
BDLCE
0 0 0 0
Write:
Reset: 0000 0000
DLCBSTAT Read: 0 0 0 0 0 0 0 IDLE
Write: Unimplemented Reserved Unimplemented
Reset: 0000 0000
Table 107 BDLC Register Address Summary
Register DLCBCR1 DLCBSVR DLCBCR2 DLCBDR
Address Offset $__00 $__01 $__02 $__03
Register DLCBARD DLCBRSR DLCSCR DLCBSTAT
Address Offset $__04 $__05 $__06 $__07
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...