Datasheet
Table Of Contents
- List of Sections
- Table of Contents
- General Description
- Central Processing Unit (CPU)
- Pinout and Signal Description
- System Configuration
- Registers
- Operating Modes
- Resource Mapping
- Bus Control and Input/Output
- Resets and Interrupts
- Voltage Regulator (VREG)
- Flash EEPROM 256K
- EEPROM 4K
- Port Integration Module
- Clocks and Reset Generator (CRG)
- Pulse Width Modulator (PWM)
- Enhanced Capture Timer (ECT)
- Serial Communications Interface (SCI)
- Serial Peripheral Interface (SPI)
- Inter-IC Bus (IIC)
- MSCAN
- Analog to Digital Converter
- Byte Data Link Controller Module
- Contents
- Overview
- Features
- Block Diagram
- Register Map
- Functional Description
- Register Descriptions
- External Pin Descriptions
- Reset Initialization/Basic Operation
- Transmitting A Message
- Receiving A Message
- Transmitting An In-Frame Response (IFR)
- Receiving An In-Frame Response (IFR)
- Special BDLC Operations
- Modes of Operation
- Interrupt Operation
- Low Power Options
- Background Debug Module (BDM)
- Breakpoint (BKP) Module
- Revision History
- Glossary
- Literature Updates

MC9S12DP256 — Revision 1.1
Byte Data Link Controller Module
Byte Data Link Controller Module
Byte Data Link Controller Module
Contents
Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 603
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 604
Block Diagram. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 605
Register Map. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 606
Functional Description. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 607
Register Descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 633
External Pin Descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 653
Reset Initialization/Basic Operation . . . . . . . . . . . . . . . . . . . . . . . . . 653
Transmitting A Message . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 658
Receiving A Message . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 664
Transmitting An In-Frame Response (IFR) . . . . . . . . . . . . . . . . . . . . 669
Receiving An In-Frame Response (IFR). . . . . . . . . . . . . . . . . . . . . . 681
Special BDLC Operations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 683
Modes of Operation. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 684
Interrupt Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 689
Low Power Options. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 689
Overview
The BDLC module is a serial communication module which allows the
user to send and receive messages across a Society of Automotive
Engineers (SAE) J1850 serial communication network. The user’s
software handles each transmitted or received message on a
byte-by-byte basis, while the BDLC performs all of the network access,
arbitration, message framing and error detection duties.
It is recommended that the reader be familiar with the operation and
requirements of the SAE J1850 protocol as described in the document
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...