Datasheet
Table Of Contents
- List of Sections
- Table of Contents
- General Description
- Central Processing Unit (CPU)
- Pinout and Signal Description
- System Configuration
- Registers
- Operating Modes
- Resource Mapping
- Bus Control and Input/Output
- Resets and Interrupts
- Voltage Regulator (VREG)
- Flash EEPROM 256K
- EEPROM 4K
- Port Integration Module
- Clocks and Reset Generator (CRG)
- Pulse Width Modulator (PWM)
- Enhanced Capture Timer (ECT)
- Serial Communications Interface (SCI)
- Serial Peripheral Interface (SPI)
- Inter-IC Bus (IIC)
- MSCAN
- Analog to Digital Converter
- Byte Data Link Controller Module
- Contents
- Overview
- Features
- Block Diagram
- Register Map
- Functional Description
- Register Descriptions
- External Pin Descriptions
- Reset Initialization/Basic Operation
- Transmitting A Message
- Receiving A Message
- Transmitting An In-Frame Response (IFR)
- Receiving An In-Frame Response (IFR)
- Special BDLC Operations
- Modes of Operation
- Interrupt Operation
- Low Power Options
- Background Debug Module (BDM)
- Breakpoint (BKP) Module
- Revision History
- Glossary
- Literature Updates

Analog to Digital Converter
MC9S12DP256 — Revision 1.1
Analog to Digital Converter
Table 104 illustrates the difference between the signed and unsigned,
left justified output codes for an input signal range between 0 and 5.1
Volts.
SCAN — Continuous Conversion Sequence Mode
1 = Perform conversion sequences continuously.
0 = Perform a conversion sequence and return to idle mode.
The scan mode bit controls whether or not conversion sequences are
performed continuously or not. If this control bit is 0, a write to control
register 4 or 5 will initiate a conversion sequence; the conversion
sequence will be executed; sequence complete flag (SCF) will be set,
and the module will return to idle mode. In this mode, the module
remains powered up but no conversions are performed; the module
waits for the next conversion sequence to be initiated.
Table 103 Result Data Formats Available.
SRES8 DJM DSGN
Result Data Formats
Description and Bus Bit Mapping
1
1
1
0
0
0
0
0
1
0
0
1
0
1
X
0
1
X
8-bit/left justified/unsigned - bits 8-15
8-bit/ left justified/signed - bits 8-15
8-bit/right justified/unsigned - bits 0-7
10-bit/left justified/unsigned - bits 6-15
10-bit/left justified/signed - bits 6-15
10-bit/right justified/unsigned - bits 0-9
Table 104 Left Justified, Signed and Unsigned ATD Output Codes.
Input Signal
Vrl = 0 Volts
Vrh = 5.12 Volts
Signed
8-Bit
Codes
Unsigned
8-Bit
Codes
Signed
10-Bit
Codes
Unsigned
10-Bit
Codes
5.120 Volts
5.100
5.080
2.580
2.560
2.540
0.020
0.000
7F
7F
7E
01
00
FF
81
80
FF
FF
FE
81
80
7F
01
00
7FC0
7F00
7E00
0100
0000
FF00
8100
8000
FFC0
FF00
FE00
8100
8000
7F00
0100
0000
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...