Datasheet
Table Of Contents
- List of Sections
- Table of Contents
- General Description
- Central Processing Unit (CPU)
- Pinout and Signal Description
- System Configuration
- Registers
- Operating Modes
- Resource Mapping
- Bus Control and Input/Output
- Resets and Interrupts
- Voltage Regulator (VREG)
- Flash EEPROM 256K
- EEPROM 4K
- Port Integration Module
- Clocks and Reset Generator (CRG)
- Pulse Width Modulator (PWM)
- Enhanced Capture Timer (ECT)
- Serial Communications Interface (SCI)
- Serial Peripheral Interface (SPI)
- Inter-IC Bus (IIC)
- MSCAN
- Analog to Digital Converter
- Byte Data Link Controller Module
- Contents
- Overview
- Features
- Block Diagram
- Register Map
- Functional Description
- Register Descriptions
- External Pin Descriptions
- Reset Initialization/Basic Operation
- Transmitting A Message
- Receiving A Message
- Transmitting An In-Frame Response (IFR)
- Receiving An In-Frame Response (IFR)
- Special BDLC Operations
- Modes of Operation
- Interrupt Operation
- Low Power Options
- Background Debug Module (BDM)
- Breakpoint (BKP) Module
- Revision History
- Glossary
- Literature Updates

Analog to Digital Converter
Functional Description
MC9S12DP256 — Revision 1.1
Analog to Digital Converter
Note that when the module powers up via the ipg_wait signal that the
ATD is
not
reset; ATD operation proceeds as it was prior to entering the
wait. Freezing the module does not cause it to be reset. If a freeze mode
is entered and defines that the current conversion be terminated, then
this is done and the module will be idle after exiting the freeze state, but
the module is not initialized. Powering the module up (using the ADPU
bit) does not cause the module to reset since the register file is not
initialized. Finally, writing to control register ATDCTL4/5 does
not
cause
the module to be reset; the current conversion and sequence will be
terminated and new ones started; the conversion complete flags and
pending interrupts will be cleared. However, this is a restart operation
rather than a reset operation because the register file is not initialized.
Figure 110 ATD Block Interface Diagram
IP BUS (IP)
AD0/PA0
AD1/PA1
AD2/PA2
AD3/PA3
AD4/PA4
AD5/PA5
AD6/PA6
AD7/PA7
ATD IP Bus
Interface Unit
VRH
VRL
Sample
and
PORTAD
Register
References
VDDA
VSSA
Hold
Machine
Supplies
Analog
to
Digital
Machine
Clock
Prescale
Sequence
Control
and
Register
File
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...