Datasheet
Table Of Contents
- List of Sections
- Table of Contents
- General Description
- Central Processing Unit (CPU)
- Pinout and Signal Description
- System Configuration
- Registers
- Operating Modes
- Resource Mapping
- Bus Control and Input/Output
- Resets and Interrupts
- Voltage Regulator (VREG)
- Flash EEPROM 256K
- EEPROM 4K
- Port Integration Module
- Clocks and Reset Generator (CRG)
- Pulse Width Modulator (PWM)
- Enhanced Capture Timer (ECT)
- Serial Communications Interface (SCI)
- Serial Peripheral Interface (SPI)
- Inter-IC Bus (IIC)
- MSCAN
- Analog to Digital Converter
- Byte Data Link Controller Module
- Contents
- Overview
- Features
- Block Diagram
- Register Map
- Functional Description
- Register Descriptions
- External Pin Descriptions
- Reset Initialization/Basic Operation
- Transmitting A Message
- Receiving A Message
- Transmitting An In-Frame Response (IFR)
- Receiving An In-Frame Response (IFR)
- Special BDLC Operations
- Modes of Operation
- Interrupt Operation
- Low Power Options
- Background Debug Module (BDM)
- Breakpoint (BKP) Module
- Revision History
- Glossary
- Literature Updates

MC9S12DP256 — Revision 1.1
Analog to Digital Converter
Analog to Digital Converter
Analog to Digital Converter
Contents
Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 555
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 556
Block Diagram. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 557
Register Map. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 559
Functional Description. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 561
Register Descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 572
External Pin Descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 595
Reset Initialization. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 596
Modes of Operation. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 597
Sample Conversion. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 599
General Purpose Input Ports. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 602
Overview
This A/D converter is designed as a peripheral bus environment module
for the MC9S12DP256 Modular Microcontroller Family. The A/D
architecture is a successive approximation architecture that has been
used for many years on microcontroller units (MCUs). It is a rugged and
proven architecture capable of 10-bit accuracy when operated on-chip
with a clocked MCU.
This module is designed to be upwards compatible with the 68HC11
standard 8-bit A/D converters. Many of the operating modes are defined
based on the 68HC11 requirements. In addition, there are new operating
modes that are unique to the HC12 design.
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...