Datasheet
Table Of Contents
- List of Sections
- Table of Contents
- General Description
- Central Processing Unit (CPU)
- Pinout and Signal Description
- System Configuration
- Registers
- Operating Modes
- Resource Mapping
- Bus Control and Input/Output
- Resets and Interrupts
- Voltage Regulator (VREG)
- Flash EEPROM 256K
- EEPROM 4K
- Port Integration Module
- Clocks and Reset Generator (CRG)
- Pulse Width Modulator (PWM)
- Enhanced Capture Timer (ECT)
- Serial Communications Interface (SCI)
- Serial Peripheral Interface (SPI)
- Inter-IC Bus (IIC)
- MSCAN
- Analog to Digital Converter
- Byte Data Link Controller Module
- Contents
- Overview
- Features
- Block Diagram
- Register Map
- Functional Description
- Register Descriptions
- External Pin Descriptions
- Reset Initialization/Basic Operation
- Transmitting A Message
- Receiving A Message
- Transmitting An In-Frame Response (IFR)
- Receiving An In-Frame Response (IFR)
- Special BDLC Operations
- Modes of Operation
- Interrupt Operation
- Low Power Options
- Background Debug Module (BDM)
- Breakpoint (BKP) Module
- Revision History
- Glossary
- Literature Updates

MSCAN
MC9S12DP256 — Revision 1.1
MSCAN
NOTE:
Register Address = Base Address + Address Offset, where the Base
Address is defined at the MCU level and the Address Offset is defined
at the module level.
CANIDAR1
Read:
AC7 AC6 AC5 AC4 AC3 AC2 AC1 AC0 $0011
Write:
CANIDAR2
Read:
AC7 AC6 AC5 AC4 AC3 AC2 AC1 AC0 $0012
Write:
CANIDAR3
Read:
AC7 AC6 AC5 AC4 AC3 AC2 AC1 AC0 $0013
Write:
CANIDMR0
Read:
AM7 AM6 AM5 AM4 AM3 AM2 AM1 AM0 $0014
Write:
CANIDMR1
Read:
AM7 AM6 AM5 AM4 AM3 AM2 AM1 AM0 $0015
Write:
CANIDMR2
Read:
AM7 AM6 AM5 AM4 AM3 AM2 AM1 AM0 $0016
Write:
CANIDMR3
Read:
AM7 AM6 AM5 AM4 AM3 AM2 AM1 AM0 $0017
Write:
CANIDAR4
Read:
AC7 AC6 AC5 AC4 AC3 AC2 AC1 AC0 $0018
Write:
CANIDAR5
Read:
AC7 AC6 AC5 AC4 AC3 AC2 AC1 AC0 $0019
Write:
CANIDAR6
Read:
AC7 AC6 AC5 AC4 AC3 AC2 AC1 AC0 $001A
Write:
CANIDAR7
Read:
AC7 AC6 AC5 AC4 AC3 AC2 AC1 AC0 $001B
Write:
CANIDMR4
Read:
AM7 AM6 AM5 AM4 AM3 AM2 AM1 AM0 $001C
Write:
CANIDMR5
Read:
AM7 AM6 AM5 AM4 AM3 AM2 AM1 AM0 $001D
Write:
CANIDMR6
Read:
AM7 AM6 AM5 AM4 AM3 AM2 AM1 AM0 $001E
Write:
CANIDMR7
Read:
AM7 AM6 AM5 AM4 AM3 AM2 AM1 AM0 $001F
Write:
CANRXFG
Read: FOREGROUND RECEIVE BUFFER
$0020–
$002F
Write:
CANTXFG
Read:
FOREGROUND TRANSMIT BUFFER
$0030–
$003F
Write:
Register name Bit 7 65432 1Bit 0
Addr.
Offset
= Unimplemented
Figure 94 MSCAN Register Map
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...