Datasheet

Table Of Contents
MSCAN
MC9S12DP256 — Revision 1.1
MSCAN
External Pin Descriptions
The MSCAN uses 2 external pins, 1 input (RxCAN) and 1 output
(TxCAN). The TxCAN output pin represents the logic level on the CAN:
‘0’ is for a dominant state
‘1’ is for a recessive state
When the MSCAN is enabled (CANE=1) via the CANCTL1 register, the
TxCAN and RxCAN pins will be enabled within the Port Module. This is
indicated to Port Module using a dedicated enable line (ipp_port_en).
When the MSCAN is disabled (CANE=0), these pins are available as
general purpose I/O in the Port Module
A typical CAN system with MSCAN is shown in Figure 92. Each CAN
station is connected physically to the CAN bus lines through a
transceiver chip. The transceiver is capable of driving the large current
needed for the CAN bus and has current protection against defected
CAN or defected stations.
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...