Datasheet
Table Of Contents
- List of Sections
- Table of Contents
- General Description
- Central Processing Unit (CPU)
- Pinout and Signal Description
- System Configuration
- Registers
- Operating Modes
- Resource Mapping
- Bus Control and Input/Output
- Resets and Interrupts
- Voltage Regulator (VREG)
- Flash EEPROM 256K
- EEPROM 4K
- Port Integration Module
- Clocks and Reset Generator (CRG)
- Pulse Width Modulator (PWM)
- Enhanced Capture Timer (ECT)
- Serial Communications Interface (SCI)
- Serial Peripheral Interface (SPI)
- Inter-IC Bus (IIC)
- MSCAN
- Analog to Digital Converter
- Byte Data Link Controller Module
- Contents
- Overview
- Features
- Block Diagram
- Register Map
- Functional Description
- Register Descriptions
- External Pin Descriptions
- Reset Initialization/Basic Operation
- Transmitting A Message
- Receiving A Message
- Transmitting An In-Frame Response (IFR)
- Receiving An In-Frame Response (IFR)
- Special BDLC Operations
- Modes of Operation
- Interrupt Operation
- Low Power Options
- Background Debug Module (BDM)
- Breakpoint (BKP) Module
- Revision History
- Glossary
- Literature Updates

Pinout and Signal Description
Power Supply Pins
MC9S12DP256 — Revision 1.1
Pinout and Signal Description
V
DDPLL
, V
SSPLL
Provides operating voltage and ground for the Oscillator and the
Phased-Locked Loop. This allows the supply voltage to the Oscillator
and PLL to be bypassed independently.This 2.5V voltage is generated
by the internal voltage regulator.
VREGEN Enables the internal 5V to 2.5V voltage regulator. If this pin is tied low,
VDD1,2 and VDDPLL must be supplied externally.
XFC PLL loop filter. Please ask your Motorola representative for the
interactive application note to compute PLL loop filter elements. Any
current leakage on this pin must be avoided.
Figure 5 PLL Loop Filter Connections
MCU
XFC
R
0
C
S
C
P
VDDPLLVDDPLL
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...