Datasheet

Table Of Contents
Pulse Width Modulator (PWM)
Register Descriptions
MC9S12DP256 — Revision 1.1
Pulse Width Modulator (PWM)
the output for this 16-bit PWM (bit 1 of port PWMP). Channel 1
clock select control-bit determines the clock source, channel 1
polarity bit determines the polarity, channel 1 enable bit
enables the output and channel 1 center aligned enable bit
determines the output mode.
0 = Channels 0 and 1 are separate 8-bit PWMs.
PSWAI — PWM Stops in Wait Mode
Enabling this bit allows for lower power consumption in Wait Mode by
disabling the input clock to the prescaler.
1 = Stop the input clock to the prescaler whenever the MCU is in
Wait Mode.
0 = Allow the clock to the prescaler to continue while in wait mode.
PFRZ — PWM Counters Stop in Freeze Mode
1 = Disable PWM input clock to the prescaler whenever the part is
in freeze mode. This is useful for emulation.
0 = Allow PWM to continue while in freeze mode.
Reserved Register
(PWMTST)
This register is reserved for factory testing of the PWM module and is not
available in normal modes.
Read: always read $00 in normal modes
Write: unimplemented in normal modes
WARNING:
Writing to this register when in special modes can alter the PWM
functionality.
Address Offset: $0006
Bit 7 654321Bit 0
Read: 00000000
Write:
Reset: 00000000
= Reserved or unimplemented
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...