Datasheet

Table Of Contents
Pulse Width Modulator (PWM)
MC9S12DP256 — Revision 1.1
Pulse Width Modulator (PWM)
PWM Center Align
Enable Register
(PWMCAE)
The PWMCAE register contains eight control bits for the selection of
center aligned outputs or left aligned outputs for each PWM channel. If
the CAEx bit is set to a one, the corresponding PWM output will be
center aligned. If the CAEx bit is cleared, the corresponding PWM output
will be left aligned. Reference Left Aligned Outputs and Center Aligned
Outputs for a more detailed description of the PWM output modes.
Read: anytime
Write: anytime
CAUTION:
Write these bits only when the corresponding channel is disabled.
CAE7 — Center Aligned Output Mode on channel 7
1 = Channel 7 operates in Center Aligned Output Mode.
0 = Channel 7 operates in Left Aligned Output Mode.
CAE6 — Center Aligned Output Mode on channel 6
1 = Channel 6 operates in Center Aligned Output Mode.
0 = Channel 6 operates in Left Aligned Output Mode.
CAE5 — Center Aligned Output Mode on channel 5
1 = Channel 5 operates in Center Aligned Output Mode.
0 = Channel 5 operates in Left Aligned Output Mode.
CAE4 — Center Aligned Output Mode on channel 4
1 = Channel 4 operates in Center Aligned Output Mode.
0 = Channel 4 operates in Left Aligned Output Mode.
CAE3 — Center Aligned Output Mode on channel 3
1 = Channel 3 operates in Center Aligned Output Mode.
0 = Channel 3 operates in Left Aligned Output Mode.
Address Offset: $0004
Bit 7 654321Bit 0
Read:
CAE7 CAE6 CAE5 CAE4 CAE3 CAE2 CAE1 CAE0
Write:
Reset: 00000000
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...