Datasheet
Table Of Contents
- List of Sections
- Table of Contents
- General Description
- Central Processing Unit (CPU)
- Pinout and Signal Description
- System Configuration
- Registers
- Operating Modes
- Resource Mapping
- Bus Control and Input/Output
- Resets and Interrupts
- Voltage Regulator (VREG)
- Flash EEPROM 256K
- EEPROM 4K
- Port Integration Module
- Clocks and Reset Generator (CRG)
- Pulse Width Modulator (PWM)
- Enhanced Capture Timer (ECT)
- Serial Communications Interface (SCI)
- Serial Peripheral Interface (SPI)
- Inter-IC Bus (IIC)
- MSCAN
- Analog to Digital Converter
- Byte Data Link Controller Module
- Contents
- Overview
- Features
- Block Diagram
- Register Map
- Functional Description
- Register Descriptions
- External Pin Descriptions
- Reset Initialization/Basic Operation
- Transmitting A Message
- Receiving A Message
- Transmitting An In-Frame Response (IFR)
- Receiving An In-Frame Response (IFR)
- Special BDLC Operations
- Modes of Operation
- Interrupt Operation
- Low Power Options
- Background Debug Module (BDM)
- Breakpoint (BKP) Module
- Revision History
- Glossary
- Literature Updates

Pulse Width Modulator (PWM)
Block Diagram
MC9S12DP256 — Revision 1.1
Pulse Width Modulator (PWM)
Block Diagram
Figure 44 Pulse Width Modulation Block Diagram
External Pin Descriptions
The PWM module has no external pins.
E Clk
PWM CLOCK SELECT
PWM TIMER CHANNELS
BUS INTERFACE
PFRZ
PCKA2
PCKA0
PCKA1
PCKB2
PCKB0
PCKB1
PCLKx
PWMx
Clocks
CON67
CON23
CON45
CON01
PWMx
CAEx
PWMEx
PPOLx
PWMEx
Bus Clock freeze_mode
Data and Address BUS
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...