Datasheet

Table Of Contents
Clocks and Reset Generator (CRG)
MC9S12DP256 — Revision 1.1
Clocks and Reset Generator (CRG)
Low Power Options
This section summarizes the low power options available in the CRG
sub-block. Low power design practices are implemented where
possible.
Run Mode The RTI can be stopped by setting the associated rate select bits to zero.
The COP can be stopped by setting the associated rate select bits to
zero in special mode.
Wait Mode During WAIT mode if SYSWAI bit is set, CLK24, CLK3, CLK23 and
OSCCLK to peripherals are not running.
During WAIT mode if CWAI bit is set, CLK24and CLK23 are not running.
The RTI stays running during WAIT mode unless RTIWAI is set. If the
RTIWAI bit is set the RTI dividers get initialized during WAIT mode.
The COP stays running during WAIT mode unless COPWAI is set. If the
COPWAI bit is set, the COP dividers get initialized during WAIT mode.
The Crystal Monitor stays running during WAIT mode unless CME is
cleared.
The PLL shuts down during WAIT mode and recovers automatically if
PLLWAI bit is set.
Stop Mode All clocks are stopped in STOP mode. The oscillator is disabled in STOP
mode unless the PSTP bit is set. All counters and dividers remain frozen
but do not initialize.
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...