Datasheet
Table Of Contents
- List of Sections
- Table of Contents
- General Description
- Central Processing Unit (CPU)
- Pinout and Signal Description
- System Configuration
- Registers
- Operating Modes
- Resource Mapping
- Bus Control and Input/Output
- Resets and Interrupts
- Voltage Regulator (VREG)
- Flash EEPROM 256K
- EEPROM 4K
- Port Integration Module
- Clocks and Reset Generator (CRG)
- Pulse Width Modulator (PWM)
- Enhanced Capture Timer (ECT)
- Serial Communications Interface (SCI)
- Serial Peripheral Interface (SPI)
- Inter-IC Bus (IIC)
- MSCAN
- Analog to Digital Converter
- Byte Data Link Controller Module
- Contents
- Overview
- Features
- Block Diagram
- Register Map
- Functional Description
- Register Descriptions
- External Pin Descriptions
- Reset Initialization/Basic Operation
- Transmitting A Message
- Receiving A Message
- Transmitting An In-Frame Response (IFR)
- Receiving An In-Frame Response (IFR)
- Special BDLC Operations
- Modes of Operation
- Interrupt Operation
- Low Power Options
- Background Debug Module (BDM)
- Breakpoint (BKP) Module
- Revision History
- Glossary
- Literature Updates

Clocks and Reset Generator (CRG)
MC9S12DP256 — Revision 1.1
Clocks and Reset Generator (CRG)
.
Read: anytime.
Write: anytime except if PLLSEL = 1.
Write to this register initializes the lock detector.
CRG Reference
Divider Register
(REFDV)
The REFDV register provides a finer granularity for the PLL multiplier
steps. The count in the reference divider divides OSCCLK frequency by
REFDV+1.
Read: anytime.
Write: anytime except when PLLSEL = 1.
Write to this register initializes the lock detector.
Address Offset: $0000
Bit 7 6543210
Read: 0 0
SYN5 SYN4 SYN3 SYN2 SYN1 SYN0
Write:
Reset: 00000000
= Unimplemented or reserved
Address Offset: $0001
Bit 7 6543210
Read: 0000
REFDV3 REFDV2 REFDV1 REFDV0
Write:
Reset: 00000000
= Unimplemented or reserved
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...