Datasheet

Table Of Contents
Clocks and Reset Generator (CRG)
Block Diagram
MC9S12DP256 — Revision 1.1
Clocks and Reset Generator (CRG)
Block Diagram
The block diagram below shows a high level view of the CRG and OSC
modules.
Figure 29 Block diagram of CRG and OSC
CRG
crg_pll_analog
crg_pll_digital
crg_pll_refdiv
crg_pll_vcodiv
crg_pll_lock
crg_reg
crg_rti
crg_core
crg_cop
crg_rgen
crg_cgen
OSC
crg_pll
hard macro
RESET
XFC
VSSPLL
VDDPLL
IP Bus
clk23 (E clock)
oscclk
stop/wait
power on
wake up
crystal mon vector reque
s
COP fail vector request
Real Time interrupt
clk24 (CORE clock)
LOCK interrupt
SCM interrupt
Test Clock output
Test Clock enable
RESET vector request
vector fetch
clk3 (bus clock)
XTAL
EXTAL
CLKS
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...