Datasheet
Table Of Contents
- List of Sections
- Table of Contents
- General Description
- Central Processing Unit (CPU)
- Pinout and Signal Description
- System Configuration
- Registers
- Operating Modes
- Resource Mapping
- Bus Control and Input/Output
- Resets and Interrupts
- Voltage Regulator (VREG)
- Flash EEPROM 256K
- EEPROM 4K
- Port Integration Module
- Clocks and Reset Generator (CRG)
- Pulse Width Modulator (PWM)
- Enhanced Capture Timer (ECT)
- Serial Communications Interface (SCI)
- Serial Peripheral Interface (SPI)
- Inter-IC Bus (IIC)
- MSCAN
- Analog to Digital Converter
- Byte Data Link Controller Module
- Contents
- Overview
- Features
- Block Diagram
- Register Map
- Functional Description
- Register Descriptions
- External Pin Descriptions
- Reset Initialization/Basic Operation
- Transmitting A Message
- Receiving A Message
- Transmitting An In-Frame Response (IFR)
- Receiving An In-Frame Response (IFR)
- Special BDLC Operations
- Modes of Operation
- Interrupt Operation
- Low Power Options
- Background Debug Module (BDM)
- Breakpoint (BKP) Module
- Revision History
- Glossary
- Literature Updates

Port Integration Module
MC9S12DP256 — Revision 1.1
Port Integration Module
Interrupt Operation
Port P, H and J generate a separate edge sensitive interrupt if enabled.
Interrupt Sources
NOTE:
Vector addresses and their relative interrupt priority are determined at
the MCU level.
Recovery from
STOP
This module can generate wake-up interrupts from STOP on port P, H
and J. For other sources of external interrupts refer to the respective
module specification.
Table 44 Port Integration Module Interrupt Sources
Interrupt Source Interrupt Flag Local Enable
Global (CCR)
Mask
Port P PIFP[7:0] PIEP[7:0] I Bit
Port H PIFH[7:0] PIEH[7:0] I Bit
Port J PIFJ[7:6][1:0] PIFJ[7:6][1:0] I Bit
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...