Datasheet
Table Of Contents
- List of Sections
- Table of Contents
- General Description
- Central Processing Unit (CPU)
- Pinout and Signal Description
- System Configuration
- Registers
- Operating Modes
- Resource Mapping
- Bus Control and Input/Output
- Resets and Interrupts
- Voltage Regulator (VREG)
- Flash EEPROM 256K
- EEPROM 4K
- Port Integration Module
- Clocks and Reset Generator (CRG)
- Pulse Width Modulator (PWM)
- Enhanced Capture Timer (ECT)
- Serial Communications Interface (SCI)
- Serial Peripheral Interface (SPI)
- Inter-IC Bus (IIC)
- MSCAN
- Analog to Digital Converter
- Byte Data Link Controller Module
- Contents
- Overview
- Features
- Block Diagram
- Register Map
- Functional Description
- Register Descriptions
- External Pin Descriptions
- Reset Initialization/Basic Operation
- Transmitting A Message
- Receiving A Message
- Transmitting An In-Frame Response (IFR)
- Receiving An In-Frame Response (IFR)
- Special BDLC Operations
- Modes of Operation
- Interrupt Operation
- Low Power Options
- Background Debug Module (BDM)
- Breakpoint (BKP) Module
- Revision History
- Glossary
- Literature Updates

Port Integration Module
MC9S12DP256 — Revision 1.1
Port Integration Module
If the data direction bits of the associated I/O pins are set to 1, a read
returns the value of the port register, otherwise the value at the pins is
read.
The CAN function (TxCAN and RxCAN) takes precedence over the
general purpose I/O function if the associated CAN module is enabled.
See Chapter CAN
.
The IIC function takes precedence over the general purpose I/O function
associated with if enabled.
If both CAN4 and IIC are enabled the CAN functionality takes
precedence.
See Chapter IIC.
If the IIC module is enabled the SDA and SCL outputs are configured as
open-drain outputs.
Port J Input
Register (PTIJ)
Read: Anytime.
Write: Never; writes to this register have no effect.
This register always reads back the status of the associated pins. This
can be used to detect overload or short circuit conditions on output pins.
Address Offset: $0029
Bit 7 654321Bit 0
Read: PTIJ7 PTIJ6 0000PTIJ1 PTIJ0
Write:
Reset: ––0000-–
= Reserved or unimplemented
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...