Datasheet

Table Of Contents
Port Integration Module
MC9S12DP256 — Revision 1.1
Port Integration Module
Port P Interrupt
Enable Register
(PIEP)
Read: Anytime.
Write: Anytime.
This register disables or enables on a per pin basis the edge sensitive
external interrupt associated with port P.
PIEP[7:0] — Interrupt Enable Port P
1 = Interrupt is enabled.
0 = Interrupt is disabled (interrupt flag masked).
Port P Interrupt
Flag Register (PIFP)
Read: Anytime.
Write: Anytime.
Each flag is set by an active edge on the associated input pin. This could
be a rising or a falling edge based on the state of the PPSP register. To
clear this flag, write ‘1’ to the corresponding bit in the PIFP register.
Writing a ‘0’ has no effect.
Address Offset: $001E
Bit 7 654321Bit 0
Read:
PIEP7 PIEP6 PIEP5 PIEP4 PIEP3 PIEP2 PIEP1 PIEP0
Write:
Reset: 00000000
= Reserved or unimplemented
Address Offset: $001F
Bit 7 654321Bit 0
Read:
PIFP7 PIFP6 PIFP5 PIFP4 PIFP3 PIFP2 PIFP1 PIFP0
Write:
Reset: 00000000
= Reserved or unimplemented
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...