Datasheet
Table Of Contents
- List of Sections
- Table of Contents
- General Description
- Central Processing Unit (CPU)
- Pinout and Signal Description
- System Configuration
- Registers
- Operating Modes
- Resource Mapping
- Bus Control and Input/Output
- Resets and Interrupts
- Voltage Regulator (VREG)
- Flash EEPROM 256K
- EEPROM 4K
- Port Integration Module
- Clocks and Reset Generator (CRG)
- Pulse Width Modulator (PWM)
- Enhanced Capture Timer (ECT)
- Serial Communications Interface (SCI)
- Serial Peripheral Interface (SPI)
- Inter-IC Bus (IIC)
- MSCAN
- Analog to Digital Converter
- Byte Data Link Controller Module
- Contents
- Overview
- Features
- Block Diagram
- Register Map
- Functional Description
- Register Descriptions
- External Pin Descriptions
- Reset Initialization/Basic Operation
- Transmitting A Message
- Receiving A Message
- Transmitting An In-Frame Response (IFR)
- Receiving An In-Frame Response (IFR)
- Special BDLC Operations
- Modes of Operation
- Interrupt Operation
- Low Power Options
- Background Debug Module (BDM)
- Breakpoint (BKP) Module
- Revision History
- Glossary
- Literature Updates

Port Integration Module
Register Descriptions
MC9S12DP256 — Revision 1.1
Port Integration Module
The SPI pins (PS[7:4]) configuration is determined by several status bits
in the SPI module.
See Serial Peripheral Interface (SPI) section for
details.
The SCI ports associated with transmit pins 3 and 1 are configured as
outputs if the transmitter is enabled.
The SCI pins associated with receive pins 2 and 0 are configured as
inputs if the receiver is enabled.
See Serial Communications Interface
(SCI) section for details
.
Port S Input
Register (PTIS)
Read: Anytime.
Write: Never; writes to this register have no effect.
This register always reads back the status of the associated pins. This
also can be used to detect overload or short circuit conditions on output
pins.
Port S Data
Direction Register
(DDRS)
Read: Anytime.
Write: Anytime.
Address Offset: $0009
Bit 7 654321Bit 0
Read: PTIS7 PTIS6 PTIS5 PTIS4 PTIS3 PTIS2 PTIS1 PTIS0
Write:
Reset: --------
= Reserved or unimplemented
Address Offset: $000A
Bit 7 654321Bit 0
Read:
DDRS7 DDRS6 DDRS5 DDRS4 DDRS3 DDRS2 DDRS1 DDRS0
Write:
Reset: 00000000
= Reserved or unimplemented
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...