Datasheet

Table Of Contents
Port Integration Module
Register Descriptions
MC9S12DP256 — Revision 1.1
Port Integration Module
Port T Reduced
Drive Register
(RDRT)
Read: Anytime.
Write: Anytime.
This register configures the drive strength of each port T output pin as
either full or reduced. If the port is used as input this bit is ignored.
RDRT[7:0] — Reduced Drive Port T
1 = Associated pin drives at about 1/3 of the full drive strength.
0 = Full drive strength at output.
Port T Pull Device
Enable Register
(PERT)
Read: Anytime.
Write: Anytime.
This register configures whether a pull-up or a pull-down device is
activated, if the port is used as input. This bit has no effect if the port is
used as output. Out of reset no pull device is enabled.
PERT[7:0] — Pull Device Enable Port T
1 = Either a pull-up or pull-down device is enabled.
0 = Pull-up or pull-down device is disabled.
Address Offset: $0003
Bit 7 654321Bit 0
Read:
RDRT7 RDRT6 RDRT5 RDRT4 RDRT3 RDRT2 RDRT1 RDRT0
Write:
Reset: 00000000
= Reserved or unimplemented
Address Offset: $0004
Bit 7 654321Bit 0
Read:
PERT7 PERT6 PERT5 PERT4 PERT3 PERT2 PERT1 PERT0
Write:
Reset: 00000000
= Reserved or unimplemented
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...