Datasheet

Table Of Contents
Port Integration Module
MC9S12DP256 — Revision 1.1
Port Integration Module
Port T Data
Direction Register
(DDRT)
Read: Anytime.
Write: Anytime.
This register configures each port T pin as either input or output.
The ECT forces the I/O state to be an output for each timer port
associated with an enabled output compare. In these cases the data
direction bits will not change.
The DDRT bits revert to controlling the I/O direction of a pin when the
associated timer output compare is disabled.
The timer input capture always monitors the state of the pin.
DDRT[7:0] — Data Direction Port T
1 = Associated pin is configured as output.
0 = Associated pin is configured as input.
Due to internal synchronization circuits, it can take up to 2 bus cycles
until the correct value is read on PTT or PTIT registers, when
changing the DDRT register.
Address Offset: $0002
Bit 7 654321Bit 0
Read:
DDRT7 DDRT6 DDRT5 DDRT4 DDRT3 DDRT2 DDRT1 DDRT0
Write:
Reset: 00000000
= Reserved or unimplemented
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...