Datasheet

Table Of Contents
Resets and Interrupts
MC9S12DP256 — Revision 1.1
Resets and Interrupts
Central Processing
Unit
After reset, the CPU fetches a vector from the appropriate address, then
begins executing instructions. The stack pointer and other CPU registers
are indeterminate immediately after reset. The CCR X and I interrupt
mask bits are set to mask any interrupt requests. The S bit is also set to
inhibit the STOP instruction.
Memory After reset, the internal register block is located from $0000 to $03FF,
RAM is at $1000 to $3FFF, and EEPROM is located at $0000 to $0FFF.
In single chip mode one 16K byte FLASH EEPROM module is located
from $4000 to $7FFF and $C000 to $FFFF, and the other sixteen
16K byte FLASH EEPROM modules are accessible through the
program page window located from $8000 to $BFFF.
Other Resources The enhanced capture timer (ECT), pulse width modulation timer
(PWM), serial communications interfaces (SCI0 and SCI1), serial
peripheral interfaces (SPI0, SPI1 and SPI2), inter-IC bus (IIC), Byte
Level Data Link Controller (BDLC), Motorola Scalable CANs
(MSCAN0,.. MSCAN4), and analog-to-digital converters (ATD0 and
ATD1) are off after reset.
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...