Datasheet

Table Of Contents
Resets and Interrupts
MC9S12DP256 — Revision 1.1
Resets and Interrupts
Register Map
Figure 10 Resets and Interrupts Register Map
Exception Priority
A hardware priority hierarchy determines which reset or interrupt is
serviced first when simultaneous requests are made. Six sources are not
maskable. The remaining sources are maskable, and any one of them
can be given priority over other maskable interrupts.
The priorities of the non-maskable sources are:
1. POR or RESET
pin
2. Clock monitor reset
3. COP watchdog reset
4. Unimplemented instruction trap
5. Software interrupt instruction (SWI)
6. XIRQ
signal (if X bit in CCR = 0)
Address
Register
Name
Bit 7 654321Bit 0
$0015 ITCR
Read:
000
WRTINT ADR3 ADR2 ADR1 ADR0
Write:
$0016 ITEST
Read:
INTE INTC INTA INT8 INT6 INT4 INT2 INT0
Write:
$001E INTCR
Read:
IRQE IRQEN
000000
Write:
$001F HPRIO
Read:
PSEL7 PSEL6 PSEL5 PSEL4 PSEL3 PSEL2 PSEL1
0
Write:
= Reserved or unimplemented
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...