Datasheet
Table Of Contents
- List of Sections
- Table of Contents
- General Description
- Central Processing Unit (CPU)
- Pinout and Signal Description
- System Configuration
- Registers
- Operating Modes
- Resource Mapping
- Bus Control and Input/Output
- Resets and Interrupts
- Voltage Regulator (VREG)
- Flash EEPROM 256K
- EEPROM 4K
- Port Integration Module
- Clocks and Reset Generator (CRG)
- Pulse Width Modulator (PWM)
- Enhanced Capture Timer (ECT)
- Serial Communications Interface (SCI)
- Serial Peripheral Interface (SPI)
- Inter-IC Bus (IIC)
- MSCAN
- Analog to Digital Converter
- Byte Data Link Controller Module
- Contents
- Overview
- Features
- Block Diagram
- Register Map
- Functional Description
- Register Descriptions
- External Pin Descriptions
- Reset Initialization/Basic Operation
- Transmitting A Message
- Receiving A Message
- Transmitting An In-Frame Response (IFR)
- Receiving An In-Frame Response (IFR)
- Special BDLC Operations
- Modes of Operation
- Interrupt Operation
- Low Power Options
- Background Debug Module (BDM)
- Breakpoint (BKP) Module
- Revision History
- Glossary
- Literature Updates

MC9S12DP256 — Revision 1.1
General Description
General Description
General Description
Contents
Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
MC9S12DP256 112-Pin Block Diagram . . . . . . . . . . . . . . . . . . . . . . . 16
Ordering Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Introduction
The MC9S12DP256 microcontroller unit (MCU) is a 16-bit device
composed of standard on-chip peripherals including a 16-bit central
processing unit (STAR12 CPU), 256K bytes of Flash EEPROM, 12.0K
bytes of RAM, 4.0K bytes of EEPROM, 2 asynchronous serial
communications interfaces (SCI), three serial peripheral interfaces
(SPI), an 8 channel IC/OC enhanced capture timer, two 8-channel,
10-bit analog-to-digital converters (ADC), an 8-channel pulse-width
modulator (PWM), a digital Byte Data Link Controller (BDLC), 29
discrete digital I/O channels (Port A, Port B, Port K and Port E), 20
discrete digital I/O lines with interrupt and wakeup capability, five CAN
2.0 A, B software compatible modules (MSCAN12), and an Inter-IC Bus.
System resource mapping, clock generation, interrupt control and bus
interfacing are managed by the System Integration Module (SIM). The
MC9S12DP256 has full 16-bit data paths throughout. However, the
external bus can operate in an 8-bit narrow mode so single 8-bit wide
memory can be interfaced for lower cost systems. The inclusion of a PLL
circuit allows power consumption and performance to be adjusted to suit
operational requirements.
NOTE:
The main body of this document refers to the 112-pin version of the
device. Pins shown in bold on the block diagram and pinout are not
available on the 80-pin version.
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...