Datasheet
Table Of Contents
- List of Sections
- Table of Contents
- General Description
- Central Processing Unit (CPU)
- Pinout and Signal Description
- System Configuration
- Registers
- Operating Modes
- Resource Mapping
- Bus Control and Input/Output
- Resets and Interrupts
- Voltage Regulator (VREG)
- Flash EEPROM 256K
- EEPROM 4K
- Port Integration Module
- Clocks and Reset Generator (CRG)
- Pulse Width Modulator (PWM)
- Enhanced Capture Timer (ECT)
- Serial Communications Interface (SCI)
- Serial Peripheral Interface (SPI)
- Inter-IC Bus (IIC)
- MSCAN
- Analog to Digital Converter
- Byte Data Link Controller Module
- Contents
- Overview
- Features
- Block Diagram
- Register Map
- Functional Description
- Register Descriptions
- External Pin Descriptions
- Reset Initialization/Basic Operation
- Transmitting A Message
- Receiving A Message
- Transmitting An In-Frame Response (IFR)
- Receiving An In-Frame Response (IFR)
- Special BDLC Operations
- Modes of Operation
- Interrupt Operation
- Low Power Options
- Background Debug Module (BDM)
- Breakpoint (BKP) Module
- Revision History
- Glossary
- Literature Updates

Resource Mapping
Flash EEPROM mapping through internal Memory Expansion
MC9S12DP256 — Revision 1.1
Resource Mapping
EE[15:12] — Internal EEPROM map position
These bits specify the upper four bits of the 16-bit EEPROM address.
EEON — internal EEPROM On (Enabled)
This bit enables the EEPROM in the memory map.
Read or write anytime.
1 = Place EEPROM in the memory map at the address selected by
EE15–EE12.
0 = Removes the EEPROM from the map.
Flash EEPROM mapping through internal Memory Expansion
The Page Index register or PPAGE provides memory management for
the MC9S12DP256. PPAGE consists of six bits to indicate which
physical location is active within the windows of the MC9S12DP256.
The user’s program page window consists of 16K Flash EEPROM bytes.
Sixteen of 64 pages are viewed through this window for a total of 256K
accessible Flash EEPROM bytes.
MC9S12DP256 has a seven pin port, port K, for emulation and for
general purpose I/O. Six pins are used to determine which Flash
EEPROM array page is being accessed. Reference the PORTK register
(XAB[19:14] bits) for more information.
INITEE— Initialization of Internal EEPROM Position Register
Address Offset: $0012
Bit 7 654321Bit 0
EE15 EE14 EE13 EE12 0 0 0 EEON
Reset:
00000001
Freescale Semiconductor, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...