Datasheet

Appendix A Electrical Characteristics
MC9S08SH32 Series Data Sheet, Rev. 2
Freescale Semiconductor 309
A.12.3 SPI
Table A-15 and Figure A-14 through Figure A-17 describe the timing requirements for the SPI system.
Table A-15. SPI Electrical Characteristic
Num
1
1
Refer to Figure A-14 through Figure A-17.
C Rating
2
2
All timing is shown with respect to 20% V
DD
and 70% V
DD
, unless noted; 100 pF load on all SPI
pins. All timing assumes slew rate control disabled and high drive strength enabled for SPI output
pins.
Symbol Min Max Unit
1 D Cycle time
Master
Slave
t
SCK
t
SCK
2
4
2048
t
cyc
t
cyc
2 D Enable lead time
Master
Slave
t
Lead
t
Lead
1/2
1/2
t
SCK
t
SCK
3 D Enable lag time
Master
Slave
t
Lag
t
Lag
1/2
1/2
t
SCK
t
SCK
4 D Clock (SPSCK) high time
Master and Slave
t
SCKH
1/2 t
SCK
– 25 ns
5 D Clock (SPSCK) low time
Master and Slave
t
SCKL
1/2 t
SCK
– 25 ns
6 D Data setup time (inputs)
Master
Slave
t
SI(M)
t
SI(S)
30
30
ns
ns
7 D Data hold time (inputs)
Master
Slave
t
HI(M)
t
HI(S)
30
30
ns
ns
8 D Access time, slave
3
3
Time to data active from high-impedance state.
t
A
040ns
9 D Disable time, slave
4
4
Hold time to high-impedance state.
t
dis
—40ns
10 D Data setup time (outputs)
Master
Slave
t
SO
t
SO
25
25
ns
ns
11 D Data hold time (outputs)
Master
Slave
t
HO
t
HO
–10
–10
ns
ns
12 D Operating frequency
Master
Slave
f
op
f
op
f
Bus
/2048
dc
5
5
f
Bus
/4
5
Maximum baud rate must be limited to 5 MHz due to input filter characteristics.
MHz
PRELIMINARY