Datasheet

Table Of Contents
Chapter 1 Device Overview
MC9S08DN60 Series Data Sheet, Rev 3
22 Freescale Semiconductor
Figure 1-2. MC9S08DN60 System Clock Distribution Diagram
TPM1 TPM2 IIC SCI1
BDC
CPU
ADC
FLASH
MCG
MCGOUT
÷2
BUSCLK
MCGLCLK
MCGERCLK
COP
* The fixed frequency clock (FFCLK) is internally
synchronized to the bus clock and must not exceed one half
of the bus clock frequency.
Flash and EEPROM have
frequency requirements
for program and erase
operation. See
the electricals appendix
for details.
ADC has min and max
frequency requirements.
See the ADC chapter
and electricals appendix
for details.
XOSC
EXTAL XTAL
EEPROM
SPI
FFCLK*
MCGFFCLK
RTC
1 kHZ
LPO
TPM1CLK TPM2CLK
MCGIRCLK
÷2