Datasheet

Infrared Serial Communications Interface Module (IRSCI)
MC68HC908LJ12Rev. 2.1 Technical Data
Freescale Semiconductor Infrared Serial Communications Interface Module (IRSCI) 253
PTY — Parity Bit
This read/write bit determines whether the SCI generates and checks
for odd parity or even parity. (See Table 13-6.) Reset clears the PTY
bit.
1 = Odd parity
0 = Even parity
NOTE: Changing the PTY bit in the middle of a transmission or reception can
generate a parity error.
13.11.2 SCI Control Register 2
SCI control register 2:
Enables the following CPU interrupt requests:
Enables the SCTE bit to generate transmitter CPU interrupt
requests
Enables the TC bit to generate transmitter CPU interrupt
requests
Enables the SCRF bit to generate receiver CPU interrupt
requests
Enables the IDLE bit to generate receiver CPU interrupt
requests
Enables the transmitter
Enables the receiver
Enables SCI wakeup
Transmits SCI break characters
Table 13-6. Character Format Selection
Control Bits Character Format
M PEN:PTY
Start
Bits
Data
Bits
Parity
Stop
Bits
Character
Length
0 0X 1 8 None 1 10 bits
1 0X 1 9 None 1 11 bits
0 10 1 7 Even 1 10 bits
0 11 1 7 Odd 1 10 bits
1 10 1 8 Even 1 11 bits
1 11 1 8 Odd 1 11 bits