Datasheet
56F8037/56F8027 Data Sheet, Rev. 8
62 Freescale Semiconductor
Table 4-21 GPIOD Registers Address Map
(GPIOD_BASE = $00 F180)
Register Acronym Address Offset Register Description
GPIOD_PUPEN $0 Pull-up Enable Register
GPIOD_DATA $1 Data Register
GPIOD_DDIR $2 Data Direction Register
GPIOD_PEREN $3 Peripheral Enable Register
GPIOD_IASSRT $4 Interrupt Assert Register
GPIOD_IEN $5 Interrupt Enable Register
GPIOD_IPOL $6 Interrupt Polarity Register
GPIOD_IPEND $7 Interrupt Pending Register
GPIOD_IEDGE $8 Interrupt Edge-Sensitive Register
GPIOD_PPOUTM $9 Push-Pull Output Mode Control Register
GPIOD_RDATA $A Raw Data Input Register
GPIOD_DRIVE $B Output Drive Strength Control Register
Table 4-22 Programmable Interval Timer 0 Registers Address Map
(PIT0_BASE = $00 F190)
Register Acronym Address Offset Register Description
PIT0_CTRL $0 Control Register
PIT0_MOD $1 Modulo Register
PIT0_CNTR $2 Counter Register
Table 4-23 Programmable Interval Timer 1 Registers Address Map
(PIT1_BASE = $00 F1A0)
Register Acronym Address Offset Register Description
PIT1_CTRL $0 Control Register
PIT1_MOD $1 Modulo Register
PIT1_CNTR $2 Counter Register
Table 4-24 Programmable Interval Timer 2 Registers Address Map
(PIT2_BASE = $00 F1B0)
Register Acronym Address Offset Register Description
PIT2_CTRL $0 Control Register
PIT2_MOD $1 Modulo Register