Datasheet

Table Of Contents
Peripheral Memory-Mapped Registers
56F8035/56F8025 Data Sheet, Rev. 6
Freescale Semiconductor 53
PIT2_MOD $1 Modulo Register
PIT2_CNTR $2 Counter Register
Table 4-24 Digital-to-Analog Converter 0 Registers Address Map
(DAC0_BASE = $00 F1C0)
Register Acronym Address Offset Register Description
DAC0_CTRL $0 Control Register
DAC0_DATA $1 Data Register
DAC0_STEP $2 Step Register
DAC0_MINVAL $3 Minimum Value Register
DAC0_MAXVAL $4 Maximum Value Register
Table 4-25 Digital-to-Analog Converter 0 Registers Address Map
(DAC1_BASE = $00 F1D0)
Register Acronym Address Offset Register Description
DAC1_CTRL $0 Control Register
DAC1_DATA $1 Data Register
DAC1_STEP $2 Step Register
DAC1_MINVAL $3 Minimum Value Register
DAC1_MAXVAL $4 Maximum Value Register
Table 4-26 Comparator A Registers Address Map
(CMPA_BASE = $00 F1E0)
Register Acronym Address Offset Register Description
CMPA_CTRL $0 Control Register
CMPA_STAT $1 Status Register
CMPA_FILT $2 Filter Register
Table 4-27 Comparator B Registers Address Map
(CMPB_BASE = $00 F1F0)
Register Acronym Address Offset Register Description
CMPB_CTRL $0 Control Register
CMPB_STAT $1 Status Register
Table 4-23 Programmable Interval Timer 2 Registers Address Map (Continued)
(PIT2_BASE = $00 F1B0)
Register Acronym Address Offset Register Description