Datasheet

Table Of Contents
56F8035/56F8025 Data Sheet, Rev. 6
138 Freescale Semiconductor
Figure 10-10 SPI Slave Timing (CPHA = 1)
10.10 Quad Timer Timing
Table 10-15 Timer Timing
1, 2
1. In the formulas listed, T = the clock cycle. For 32MHz operation, T = 31.25ns.
2. Parameters listed are guaranteed by design.
Characteristic Symbol Min Max Unit See Figure
Timer input period P
IN
2T + 6 ns 10-11
Timer input high / low period P
INHL
1T + 3 ns 10-11
Timer output period P
OUT
125 ns 10-11
Timer output high / low period P
OUTHL
50 ns 10-11
SCLK (CPOL = 0)
(Input)
SCLK (CPOL = 1)
(Input)
MISO
(Output)
MOSI
(Input)
Slave MSB out Bits 14–1
t
C
t
CL
t
CL
t
CH
t
DI
MSB in Bits 14–1 LSB in
SS
(Input)
t
CH
t
DH
t
F
t
R
Slave LSB out
t
D
t
A
t
ELD
t
DV
t
F
t
R
t
ELG
t
DV
t
DS