Datasheet

Table Of Contents
Register Descriptions
56F8035/56F8025 Data Sheet, Rev. 6
Freescale Semiconductor 101
6.3.19.1 Reserved—Bits 15–9
This bit field is reserved. Each bit must be set to 0.
6.3.19.2 Configure GPIOB11 (GPS_B11)—Bit 8
This field selects the alternate function for GPIOB11.
0 = CMPBO - Comparator B Output (default)
1 = Reserved
6.3.19.3 Reserved—Bit 7
This bit field is reserved. It must be set to 0.
6.3.19.4 Configure GPIOB10 (GPS_B10)—Bit 6
This field selects the alternate function for GPIOB10.
0 = CMPAO - Comparator A Output (default)
1 = Reserved
6.3.19.5 Reserved—Bits 5–1
This bit field is reserved. Each bit must be set to 0.
6.3.19.6 Configure GPIOB7 (GPS_B7)—Bit 0
This field selects the alternate function for GPIOB7.
0 = TXD0 - QSCI0 Transmit Data (default)
1 = SCL - I
2
C Serial Clock
6.3.20 SIM GPIO Peripheral Select Register for GPIOC and GPIOD
(SIM_GPSCD)
See Section 6.3.16 for general information about GPIO Peripheral Select Registers.
Figure 6-23 GPIO Peripheral Select Register for GPIOC and GPIOD (SIM_GPSCD)
6.3.20.1 Reserved—Bits 15–13
This bit field is reserved. Each bit must be set to 0.
6.3.20.2 Configure GPIOD5 (GPS_D5)—Bit 12
This field selects the alternate function for GPIOD5.
Base + $17 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Read
0 0 0
GPS_
D5
0 0 0 0 0 0 0 0 0 0 0 0
Write
RESET
0000000000000000