Datasheet
LPC82x All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet Rev. 1 — 1 October 2014 31 of 81
NXP Semiconductors
LPC82x
32-bit ARM Cortex-M0+ microcontroller
9. Limiting values
[1] The following applies to the limiting values:
a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive
static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated
maximum.
b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V
SS
unless
otherwise noted.
[2] Maximum/minimum voltage above the maximum operating voltage (see Table 8
) and below ground that can be applied for a short time
(< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter lifetime of the device.
[3] Applies to all 5 V tolerant I/O pins except true open-drain pins PIO0_10 and PIO0_11 and except the 3 V tolerant pin PIO0_6.
[4] Including the voltage on outputs in 3-state mode.
[5] V
DD
present or not present. Compliant with the I
2
C-bus standard. 5.5 V can be applied to this pin when V
DD
is powered down.
[6] V
DD
present or not present.
[7] An ADC input voltage above 3.6 V can be applied for a short time without leading to immediate, unrecoverable failure. Accumulated
exposure to elevated voltages at 4.6 V must be less than 10
6
s total over the lifetime of the device. Applying an elevated voltage to the
ADC inputs for a long time affects the reliability of the device and reduces its lifetime.
[8] If the comparator is configured with the common mode input V
IC
= V
DD
, the other comparator input can be up to 0.2 V above or below
V
DD
without affecting the hysteresis range of the comparator function.
[9] It is recommended to connect an overvoltage protection diode between the analog input pin and the voltage supply pin.
[10] Dependent on package type.
Table 5. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
[1]
Symbol Parameter Conditions Min Max Unit
V
DD
supply voltage (core and external
rail)
[2]
0.5 +4.6 V
V
ref
reference voltage on pin VREFP 0.5 V
DD
V
V
I
input voltage 5 V tolerant I/O pins; V
DD
1.8 V
[3][4]
0.5 +5.5 V
on I2C open-drain pins
PIO0_10, PIO0_11
[5]
0.5 +5.5 V
3 V tolerant I/O pin PIO0_6
[6]
0.5 +3.6 V
V
IA
analog input voltage
[7][8]
[9]
0.5 +4.6 V
V
i(xtal)
crystal input voltage
[2]
0.5 +2.5 V
I
DD
supply current per supply pin - 100 mA
I
SS
ground current per ground pin - 100 mA
I
latch
I/O latch-up current (0.5V
DD
) < V
I
< (1.5V
DD
);
T
j
< 125 C
- 100 mA
T
stg
storage temperature
[10]
65 +150 C
T
j(max)
maximum junction temperature - 150 C
P
tot(pack)
total power dissipation (per
package)
based on package heat
transfer, not device power
consumption
-1.5W
V
esd
electrostatic discharge voltage human body model; all pins
[11]
- 3500 V
charged device model;
HVQFN33 package
- 1200 V