Datasheet
Table Of Contents
- Part 1 Overview
- Part 2 Signal/Connection Descriptions
- 2.1 Introduction
- 2.2 Power and Ground Signals
- 2.3 Clock and Phase Locked Loop Signals
- 2.4 Address, Data, and Bus Control Signals
- 2.5 Interrupt and Program Control Signals
- 2.6 GPIO Signals
- 2.7 Pulse Width Modulator (PWM) Signals
- 2.8 Serial Peripheral Interface (SPI) Signals
- 2.9 Quadrature Decoder Signals
- 2.10 Serial Communications Interface (SCI) Signals
- 2.11 CAN Signals
- 2.12 Analog-to-Digital Converter (ADC) Signals
- 2.13 Quad Timer Module Signals
- 2.14 JTAG/OnCE
- Part 3 Specifications
- 3.1 General Characteristics
- 3.2 DC Electrical Characteristics
- 3.3 AC Electrical Characteristics
- 3.4 Flash Memory Characteristics
- 3.5 External Clock Operation
- 3.6 External Bus Asynchronous Timing
- 3.7 Reset, Stop, Wait, Mode Select, and Interrupt Timing
- 3.8 Serial Peripheral Interface (SPI) Timing
- 3.9 Quad Timer Timing
- 3.10 Quadrature Decoder Timing
- 3.11 Serial Communication Interface (SCI) Timing
- 3.12 Analog-to-Digital Converter (ADC) Characteristics
- 3.13 Controller Area Network (CAN) Timing
- 3.14 JTAG Timing
- Part 4 Packaging
- Part 5 Design Considerations
- Part 6 Ordering Information

56F805 Technical Data, Rev. 16
32 Freescale Semiconductor
3.6 External Bus Asynchronous Timing
Table 3-10 External Bus Asynchronous Timing
1, 2
Operating Conditions: V
SS
= V
SSA
= 0 V, V
DD
= V
DDA
= 3.0–3.6 V, T
A
= –40° to +85°C, C
L
≤ 50pF, f
op
= 80MHz
Characteristic Symbol
Min
Max
Unit
Address Valid to WR Asserted t
AWR
6.5 — ns
WR
Width Asserted
Wait states = 0
Wait states > 0
t
WR
7.5
(T*WS)+7.5
—
—
ns
ns
WR
Asserted to D0–D15 Out Valid t
WRD
—T+4.2ns
Data Out Hold Time from WR
Deasserted t
DOH
4.8 — ns
Data Out Set Up Time to WR
Deasserted
Wait states = 0
Wait states > 0
t
DOS
2.2
(T*WS)+6.4
—
—
ns
ns
RD
Deasserted to Address Not Valid t
RDA
0—ns
Address Valid to RD
Deasserted
Wait states = 0
Wait states > 0
t
ARDD
18.7
(T*WS) + 18.7
—
ns
ns
Input Data Hold to RD
Deasserted t
DRD
0—ns
RD
Assertion Width
Wait states = 0
Wait states > 0
t
RD
19
(T*WS)+19
—
—
ns
ns
Address Valid to Input Data Valid
Wait states = 0
Wait states > 0
t
AD
—
—
1
(T*WS)+1
ns
ns
Address Valid to RD
Asserted t
ARDA
-4.4 — ns
RD
Asserted to Input Data Valid
Wait states = 0
Wait states > 0
t
RDD
—
—
2.4
(T*WS) + 2.4
ns
ns
WR
Deasserted to RD Asserted t
WRRD
6.8 — ns
RD
Deasserted to RD Asserted t
RDRD
0—ns
WR
Deasserted to WR Asserted t
WRWR
14.1 — ns
RD
Deasserted to WR Asserted t
RDWR
12.8 — ns