Datasheet

SST25VF016B
DS20005044C-page 8 2015 Microchip Technology Inc.
4.4 Instructions
Instructions are used to read, write (Erase and Pro-
gram), and configure the SST25VF016B. The instruc-
tion bus cycles are 8 bits each for commands (Op
Code), data, and addresses. Prior to executing any
Byte-Program, Auto Address Increment (AAI) program-
ming, Sector-Erase, Block-Erase, Write-Status-Regis-
ter, or Chip-Erase instructions, the Write-Enable
(WREN) instruction must be executed first. The com-
plete list of instructions is provided in Table 4-4. All
instructions are synchronized off a high to low transition
of CE#. Inputs will be accepted on the rising edge of
SCK starting with the most significant bit. CE# must be
driven low before an instruction is entered and must be
driven high after the last bit of the instruction has been
shifted in (except for Read, Read-ID, and Read-Status-
Register instructions). Any low to high transition on
CE#, before receiving the last bit of an instruction bus
cycle, will terminate the instruction in progress and
return the device to standby mode. Instruction com-
mands (Op Code), addresses, and data are all input
from the most significant bit (MSB) first.
TABLE 4-4: DEVICE OPERATION INSTRUCTIONS
Instruction Description Op Code Cycle
1
1. One bus cycle is eight clock periods.
Address
Cycle(s)
2
2. Address bits above the most significant bit of each density can be V
IL
or V
IH
.
Dummy
Cycle(s)
Data
Cycle(s)
Maximum
Frequency
Read Read Memory at 25 MHz 0000 0011b (03H) 301 to 25 MHz
High-Speed
Read
Read Memory at 50 MHz 0000 1011b (0BH) 311 to 50 MHz
4 KByte Sector-
Erase
3
3. 4KByte Sector Erase addresses: use A
MS
-A
12,
remaining addresses are don’t care but must be set either at V
IL
or V
IH.
Erase 4 KByte of
memory array
0010 0000b (20H) 30050 MHz
32 KByte Block-
Erase
4
4. 32KByte Block Erase addresses: use A
MS
-A
15,
remaining addresses are don’t care but must be set either at V
IL
or V
IH.
Erase 32 KByte block
of memory array
0101 0010b (52H) 30050 MHz
64 KByte Block-
Erase
5
5. 64KByte Block Erase addresses: use A
MS
-A
16,
remaining addresses are don’t care but must be set either at V
IL
or V
IH.
Erase 64 KByte block
of memory array
1101 1000b (D8H) 30050 MHz
Chip-Erase Erase Full Memory Array 0110 0000b (60H) or
1100 0111b (C7H)
00050 MHz
Byte-Program To Program One Data Byte 0000 0010b (02H) 30150 MHz
AAI-Word-Pro-
gram
6
6. To continue programming to the next sequential address location, enter the 8-bit command, ADH, followed by 2 bytes of data
to be programmed. Data Byte 0 will be programmed into the initial address [A
23
-A
1
] with A
0
=0, Data Byte 1 will be pro-
grammed into the initial address [A
23
-A
1
] with A
0
=1.
Auto Address Increment
Programming
1010 1101b (ADH) 302 to 50 MHz
RDSR
7
7. The Read-Status-Register is continuous with ongoing clock cycles until terminated by a low to high transition on CE#.
Read-Status-Register 0000 0101b (05H) 001 to 50 MHz
EWSR Enable-Write-Status-Register 0101b 0000b (50H) 00050 MHz
WRSR Write-Status-Register 0000 0001b (01H) 00150 MHz
WREN Write-Enable 0000 0110b (06H) 00050 MHz
WRDI Write-Disable 0000 0100b (04H) 00050 MHz
RDID
8
8.Manufacturer’s ID is read with A
0
=0, and Device ID is read with A
0
=1. All other address bits are 00H. The Manufacturer’s ID
and device ID output stream is continuous until terminated by a low-to-high transition on CE#.
Read-ID 1001 0000b (90H) or
1010 1011b (ABH)
301 to 50 MHz
JEDEC-ID JEDEC ID read 1001 1111b (9FH) 003 to 50 MHz
EBSY Enable SO to output RY/BY#
status during AAI program-
ming
0111 0000b (70H) 00050 MHz
DBSY Disable SO as RY/BY#
status during AAI program-
ming
1000 0000b (80H) 00050 MHz