Datasheet

PIC32MZ Embedded Connectivity with Floating Point Unit (EF) Family
DS60001320B-page 364 Preliminary 2015 Microchip Technology Inc.
22.1 UART Control Registers
TABLE 22-1: UART1 THROUGH UART6 REGISTER MAP
Virtual Address
(BF82_#)
Register
Name
Bit Range
Bits
All Resets
31/15 30/14 29/13 28/12 27/11 26/10 25/9 24/8 23/7 22/6 21/5 20/4 19/3 18/2 17/1 16/0
2000 U1MODE
(1)
31:16 0000
15:0 ON SIDL IREN RTSMD UEN<1:0> WAKE LPBACK ABAUD RXINV BRGH PDSEL<1:0> STSEL 0000
2010 U1STA
(1)
31:16 ADM_EN ADDR<7:0> 0000
15:0 UTXISEL<1:0> UTXINV URXEN UTXBRK UTXEN UTXBF TRMT URXISEL<1:0> ADDEN RIDLE PERR FERR OERR URXDA 0110
2020 U1TXREG
31:16 0000
15:0 TX8 Transmit Register 0000
2030 U1RXREG
31:16 0000
15:0 RX8 Receive Register 0000
2040 U1BRG
(1)
31:16 0000
15:0 Baud Rate Generator Prescaler 0000
2200 U2MODE
(1)
31:16
15:0
0000
ON SIDL IREN RTSMD UEN<1:0> WAKE LPBACK ABAUD RXINV BRGH PDSEL<1:0> STSEL 0000
2210 U2STA
(1)
31:16 ADM_EN ADDR<7:0> 0000
15:0 UTXISEL<1:0> UTXINV URXEN UTXBRK UTXEN UTXBF TRMT URXISEL<1:0> ADDEN RIDLE PERR FERR OERR URXDA 0110
2220 U2TXREG
31:16 0000
15:0 TX8 Transmit Register 0000
2230 U2RXREG
31:16 0000
15:0 RX8 Receive Register 0000
2240 U2BRG
(1)
31:16 0000
15:0 Baud Rate Generator Prescaler 0000
2400 U3MODE
(1)
31:16
15:0
0000
ON SIDL IREN RTSMD UEN<1:0> WAKE LPBACK ABAUD RXINV BRGH PDSEL<1:0> STSEL 0000
2410 U3STA
(1)
31:16 ADM_EN ADDR<7:0> 0000
15:0 UTXISEL<1:0> UTXINV URXEN UTXBRK UTXEN UTXBF TRMT URXISEL<1:0> ADDEN RIDLE PERR FERR OERR URXDA 0110
2420 U3TXREG
31:16 0000
15:0 TX8 Transmit Register 0000
2430 U3RXREG
31:16 0000
15:0 RX8 Receive Register 0000
2440 U3BRG
(1)
31:16 0000
15:0 Baud Rate Generator Prescaler 0000
Legend: x = unknown value on Reset; — = unimplemented, read as ‘0’. Reset values are shown in hexadecimal.
Note 1: This register has corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 12.3 “CLR, SET, and INV Registers” for more informa-
tion.