Datasheet

PIC32MZ Embedded Connectivity with Floating Point Unit (EF) Family
DS60001320B-page 182 Preliminary 2015 Microchip Technology Inc.
15B0 DCH7ECON
31:16
CHAIRQ<7:0> 00FF
15:0
CHSIRQ<7:0> CFORCE CABORT PATEN SIRQEN AIRQEN FF00
15C0 DCH7INT
31:16 CHSDIE CHSHIE CHDDIE CHDHIE CHBCIE CHCCIE CHTAIE CHERIE 0000
15:0
CHSDIF CHSHIF CHDDIF CHDHIF CHBCIF CHCCIF CHTAIF CHERIF 0000
15D0 DCH7SSA
31:16
CHSSA<31:0>
0000
15:0 0000
15E0 DCH7DSA
31:16
CHDSA<31:0>
0000
15:0 0000
15F0 DCH7SSIZ
31:16
0000
15:0 CHSSIZ<15:0> 0000
1600 DCH7DSIZ
31:16
0000
15:0 CHDSIZ<15:0> 0000
1610 DCH7SPTR
31:16
0000
15:0 CHSPTR<15:0> 0000
1620 DCH7DPTR
31:16
0000
15:0 CHDPTR<15:0> 0000
1630 DCH7CSIZ
31:16
0000
15:0 CHCSIZ<15:0> 0000
1640 DCH7CPTR
31:16
0000
15:0 CHCPTR<15:0> 0000
1650 DCH7DAT
31:16
0000
15:0 CHPDAT<15:0> 0000
TABLE 10-3: DMA CHANNEL 0 THROUGH CHANNEL 7 REGISTER MAP (CONTINUED)
Virtual Address
(BF81_#)
Register
Name
(1)
Bit Range
Bits
All Resets
31/15 30/14 29/13 28/12 27/11 26/10 25/9 24/8 23/7 22/6 21/5 20/4 19/3 18/2 17/1 16/0
Legend: x = unknown value on Reset; — = unimplemented, read as ‘0’. Reset values are shown in hexadecimal.
Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.3 “CLR, SET, and INV Registers” for
more information.