Datasheet

PIC32MZ Embedded Connectivity with Floating Point Unit (EF) Family
DS60001320B-page 158 Preliminary 2015 Microchip Technology Inc.
8.2 Oscillator Control Registers
TABLE 8-2: OSCILLATOR CONFIGURATION REGISTER MAP
Virtual Address
(BF80_#)
Register
Name
(1)
Bit Range
Bits
All Resets
(2)
31/15 30/14 29/13 28/12 27/11 26/10 25/9 24/8 23/7 22/6 21/5 20/4 19/3 18/2 17/1 16/0
1200 OSCCON
31:16 FRCDIV<2:0> DRMEN SLP2SPD 0000
15:0 COSC<2:0> NOSC<2:0> CLKLOCK SLPEN CF SOSCEN OSWEN xx0x
1210 OSCTUN
31:16 0000
15:0 TUN<5:0> 00xx
1220 SPLLCON
31:16 PLLODIV<2:0> PLLMULT<6:0> 01xx
15:0 PLLIDIV<2:0> PLLICLK PLLRANGE<2:0> 0x0x
1280 REFO1CON
31:16 RODIV<14:0> 0000
15:0 ON SIDL OE RSLP DIVSWEN ACTIVE ROSEL<3:0> 0000
1290 REFO1TRIM
31:16 ROTRIM<8:0> 0000
15:0 0000
12A0 REFO2CON
31:16 RODIV<14:0> 0000
15:0 ON SIDL OE RSLP DIVSWEN ACTIVE ROSEL<3:0> 0000
12B0 REFO2TRIM
31:16 ROTRIM<8:0> 0000
15:0 0000
12C0 REFO3CON
31:16 RODIV<14:0> 0000
15:0 ON SIDL OE RSLP DIVSWEN ACTIVE ROSEL<3:0> 0000
12D0 REFO3TRIM
31:16 ROTRIM<8:0> 0000
15:0 0000
12E0 REFO4CON
31:16 RODIV<14:0> 0000
15:0 ON SIDL OE RSLP DIVSWEN ACTIVE ROSEL<3:0> 0000
12F0 REFO4TRIM
31:16 ROTRIM<8:0> 0000
15:0 0000
1300 PB1DIV
31:16 0000
15:0 PBDIVRDY PBDIV<6:0> 8801
1310 PB2DIV
31:16 0000
15:0 ON PBDIVRDY PBDIV<6:0> 8801
1320 PB3DIV
31:16 0000
15:0 ON PBDIVRDY PBDIV<6:0> 8801
1330 PB4DIV
31:16 0000
15:0 ON PBDIVRDY PBDIV<6:0> 8801
1340 PB5DIV
31:16 0000
15:0 ON PBDIVRDY PBDIV<6:0> 8801
Legend: x = unknown value on Reset; — = unimplemented, read as ‘0’. Reset values are shown in hexadecimal.
Note 1: All registers in this table have corresponding CLR, SET, and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.3 “CLR, SET, and INV Registers” for more information.
2: Reset values are dependent on the DEVCFGx Configuration bits and the type of reset.