Datasheet

Table Of Contents
2011-2017 Microchip Technology Inc. DS30009995E-page 359
PIC24FV32KA304 FAMILY
RTCC ............................................................................... 185
Alarm Configuration ................................................. 196
Alarm Mask Settings (figure) .................................... 197
Calibration ................................................................ 196
Module Registers ..................................................... 186
Mapping ........................................................... 186
Clock Source Selection ............................ 186
Write Lock ........................................................ 186
Power Control .......................................................... 197
Source Clock ............................................................ 185
S
Serial Peripheral Interface (SPI) ...................................... 161
Serial Peripheral Interface. See SPI.
SFR Space ......................................................................... 38
Software Stack ................................................................... 51
T
Timer1 .............................................................................. 139
Timer2/3 and Timer4/5 ..................................................... 141
Timing Diagrams
A/D Conversion ........................................................ 294
Brown-out Reset Characteristics ............................. 281
CLKO and I/O Timing ............................................... 279
External Clock .......................................................... 277
I
2
C Bus Data (Master Mode) .................................... 285
I
2
C Bus Data (Slave Mode) ...................................... 286
I
2
C Bus Start/Stop Bits (Master Mode) .................... 284
I
2
C Bus Start/Stop Bits (Slave Mode) ...................... 287
Input Capture x ........................................................ 282
Output Compare x .................................................... 283
PWM Requirements ................................................. 283
Reset, Watchdog Timer. Oscillator Start-up Timer,
Power-up Timer Characteristics ...................... 280
SPIx Master Mode (CKE = 0) .................................. 289
SPIx Master Mode (CKE = 1) .................................. 290
SPIx Slave Mode (CKE = 0) .................................... 291
SPIx Slave Mode (CKE = 1) .................................... 292
Timer1/2/3/4/5 External Clock Input ......................... 282
UARTx Baud Rate Generator Output ...................... 288
UARTx Start Bit Edge Detection .............................. 288
Timing Requirements
Input Capture x ........................................................ 282
Output Capture ........................................................ 283
PWM ........................................................................ 283
Timer1/2/3/4/5 External Clock Input ......................... 282
U
UART ............................................................................... 177
Baud Rate Generator (BRG) ................................... 178
Break and Sync Transmit Sequence ....................... 179
IrDA Support ............................................................ 179
Operation of UxCTS
and UxRTS Control Pins ........ 179
Receiving in 8-Bit or 9-Bit Data Mode ..................... 179
Transmitting in 8-Bit Data Mode .............................. 179
Transmitting in 9-Bit Data Mode .............................. 179
Universal Asynchronous Receiver Transmitter. See UART.
W
Watchdog Timer
Deep Sleep (DSWDT) ............................................. 250
Watchdog Timer (WDT) ................................................... 248
Windowed Operation ............................................... 249
WWW Address ................................................................ 360
WWW, On-Line Support ...................................................... 9