Datasheet
PIC24FV32KA304 FAMILY
DS39995B-page 146 2011 Microchip Technology Inc.
FIGURE 13-1: TIMER2/3 AND TIMER4/5 (32-BIT) BLOCK DIAGRAM
TMR3
TMR2
Set T3IF (T5IF)
Equal
Comparator
PR3 PR2
Reset
LSB MSB
Note 1: The 32-bit Timer Configuration bit, T32, must be set for 32-bit timer/counter operation. All control bits are
respective to the T2CON and T4CON registers.
2: The ADC event trigger is available only on Timer2/3 in 32-bit mode and Timer3 in 16-bit mode.
Data Bus<15:0>
TMR3HLD
Read TMR2 (TMR4)
(1)
Write TMR2 (TMR4)
(1)
16
16
16
Q
QD
CK
TGATE
0
1
TON
TCKPS<1:0>
Prescaler
1, 8, 64, 256
2
T
CY
TCS
TGATE
Gate
T2CK
Sync
ADC Event Trigger
(2)
Sync
(T4CK)
(PR5) (PR4)
(TMR5HLD)
(TMR5)
(TMR4)
1x
01
00