Datasheet

PIC18F66K80 FAMILY
DS39977C-page 118 Preliminary 2011 Microchip Technology Inc.
FCFh TMR1H Timer1 Register High Byte 91
FCEh TMR1L Timer1 Register Low Bytes 91
FCDh T1CON TMR1CS1 TMR1CS0 T1CKPS1 T1CKPS0 SOSCEN T1SYNC
RD16 TMR1ON 91
FCCh TMR2 Timer2 Register 91
FCBh PR2 Timer2 Period Register 91
FCAh T2CON
T2OUTPS3 T2OUTPS2 T2OUTPS1 T2OUTPS0 TMR2ON T2CKPS1 T2CKPS0 91
FC9h SSPBUF MSSP Receive Buffer/Transmit Register 91
FC8h SSPADD MSSP Address Register (I
2
C™ Slave Mode), MSSP Baud Rate Reload Register (I
2
C Master Mode) 91
FC8h SSPMSK MSK7 MSK6 MSK5 MSK4 MSK3 MSK2 MSK1 MSK0 91
FC7h SSPSTAT SMP CKE D/A
PSR/WUA BF 91
FC6h SSPCON1 WCOL SSPOV SSPEN CKP SSPM3 SSPM2 SSPM1 SSPM0 91
FC5h SSPCON2 GCEN ACKSTAT ACKDT ACKEN RCEN PEN RSEN SEN 91
FC4h ADRESH A/D Result Register High Byte 91
FC3h ADRESL A/D Result Register Low Byte 91
FC2h ADCON0
CHS4 CHS3 CHS2 CHS1 CHS0 GO/DONE ADON 91
FC1h ADCON1 TRIGSEL1 TRIGSEL0 VCFG1 VCFG0 VNCFG CHSN2 CHSN1 CHSN0 91
FC0h ADCON2 ADFM
ACQT2 ACQT1 ACQT0 ADCS2 ADCS1 ADCS0 91
FBFh ECCP1AS ECCP1ASE ECCP1AS2 ECCP1AS1 ECCP1AS0 PSS1AC1 PSS1AC0 PSS1BD1 PSS1BD0 91
FBEh ECCP1DEL P1RSEN P1DC6 P1DC5 P1DC4 P1DC3 P1DC2 P1DC1 P1DC0 91
FBDh CCPR1H Capture/Compare/PWM Register 1 High Byte 91
FBCh CCPR1L Capture/Compare/PWM Register 1 Low Byte 91
FBBh CCP1CON P1M1 P1M0 DC1B1 DC1B0 CCP1M3 CCP1M2 CCP1M1 CCP1M0 91
FBAh TXSTA2 CSRC TX9 TXEN SYNC SENDB BRGH TRMT TX9D 92
FB9h BAUDCON2 ABDOVF RCIDL RXDTP TXCKP BRG16
WUE ABDEN 92
FB8h IPR4 TMR4IP EEIP CMP2IP CMP1IP
CCP5IP CCP4IP CCP3IP 92
FB7h PIR4 TMR4IF EEIF CMP2IF CMP1IF
CCP5IF CCP4IF CCP3IF 92
FB6h PIE4 TMR4IE EEIE CMP2IE CMP1IE
CCP5IE CCP4IE CCP3IE 92
FB5h CVRCON CVREN CVROE CVRSS CVR4 CVR3 CVR2 CVR1 CVR0 92
FB4h CMSTAT CMP2OUT CMP1OUT
—92
FB3h TMR3H Timer3 Register High Byte 92
FB2h TMR3L Timer3 Register Low Bytes 92
FB1h T3CON TMR3CS1 TMR3CS0 T3CKPS1 T3CKPS0 SOSCEN T3SYNC
RD16 TMR3ON 92
FB0h T3GCON TMR3GE T3GPOL T3GTM T3GSPM T3GGO/
T3DONE
T3GVAL T3GSS1 T3GSS0 92
FAFh SPBRG1 EUSART1 Baud Rate Generator Register Low Byte 92
FAEh RCREG1 EUSART1 Receive Register 92
FADh TXREG1 EUSART1 Transmit Register 92
FACh TXSTA1 CSRC TX9 TXEN SYNC SENDB BRGH TRMT TX9D 92
FABh RCSTA1 SPEN RX9 SREN CREN ADDEN FERR OERR RX9D 92
FAAh T1GCON TMR1GE T1GPOL T1GTM T1GSPM T1GGO/
T1DONE
T1GVAL T1GSS1 T1GSS0 92
FA9h PR4 Timer4 Period Register 92
FA8h HLVDCON VDIRMAG BGVST IRVST HLVDEN HLVDL3 HLVDL2 HLVDL1 HLVDL0 92
FA7h BAUDCON1 ABDOVF RCIDL RXDTP TXCKP BRG16
WUE ABDEN 92
FA6h RCSTA2 SPEN RX9 SREN CREN ADDEN FERR OERR RX9D 92
FA5h IPR3
RC2IP TX2IP CTMUIP CCP2IP CCP1IP —92
FA4h PIR3
RC2IF TX2IF CTMUIF CCP2IF CCP1IF —92
FA3h PIE3
RC2IE TX2IE CTMUIE CCP2IE CCP1IE —92
FA2h IPR2 OSCFIP
BCLIP HLVDIP TMR3IP TMR3GIP 92
FA1h PIR2 OSCFIF
BCLIF HLVDIF TMR3IF TMR3GIF 92
FA0h PIE2 OSCFIE
BCLIE HLVDIE TMR3IE TMR3GIE 92
TABLE 6-2: PIC18F66K80 FAMILY REGISTER FILE SUMMARY (CONTINUED)
Addr. File Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Value on
POR, BOR
on page