Datasheet

2009-2016 Microchip Technology Inc. DS40001365F-page 37
PIC18(L)F1XK22
TMR0H Timer0 Register, High Byte 0000 0000 246, 92
TMR0L Timer0 Register, Low Byte xxxx xxxx 246, 92
T0CON TMR0ON T08BIT T0CS T0SE PSA T0PS2 T0PS1 T0PS0 1111 1111 246, 91
OSCCON IDLEN IRCF2 IRCF1 IRCF0 OSTS HFIOFS SCS1 SCS0 0011 qq00 246, 17
OSCCON2
PRI_SD HFIOFL LFIOFS ---- -10x 246, 18
WDTCON
—SWDTEN--- ---0 246, 260
RCON IPEN SBOREN
(1)
—RI TO PD POR BOR 0q-1 11q0
237,
246, 71
TMR1H Timer1 Register, High Byte xxxx xxxx 246, 94
TMR1L Timer1 Register, Low Bytes xxxx xxxx 246, 94
T1CON RD16 T1RUN T1CKPS1 T1CKPS0 T1OSCEN T1SYNC
TMR1CS TMR1ON 0000 0000 246, 94
TMR2 Timer2 Register 0000 0000 246, 100
PR2 Timer2 Period Register 1111 1111 246, 100
T2CON
T2OUTPS3 T2OUTPS2 T2OUTPS1 T2OUTPS0 TMR2ON T2CKPS1 T2CKPS0 -000 0000 246, 100
SSPBUF SSP Receive Buffer/Transmit Register xxxx xxxx
246,
128, 130
SSPADD SSP Address Register in I
2
C Slave Mode. SSP Baud Rate Reload Register in I
2
C Master Mode. 0000 0000 246, 147
SSPSTAT SMP CKE D/A
PSR/WUA BF 0000 0000
246,
128, 137
SSPCON1 WCOL SSPOV SSPEN CKP SSPM3 SSPM2 SSPM1 SSPM0 0000 0000
246,
128, 138
SSPCON2 GCEN ACKSTAT ACKDT ACKEN RCEN PEN RSEN SEN 0000 0000 246, 139
ADRESH A/D Result Register, High Byte xxxx xxxx 247, 197
ADRESL A/D Result Register, Low Byte xxxx xxxx 247, 197
ADCON0
CHS3 CHS2 CHS1 CHS0 GO/DONE
ADON --00 0000 247, 203
ADCON1
PVCFG1 PVCFG0 NVCFG1 NVCFG0 ---- 0000 247, 204
ADCON2 ADFM
ACQT2 ACQT1 ACQT0 ADCS2 ADCS1 ADCS0 0-00 0000 247, 205
CCPR1H Capture/Compare/PWM Register 1, High Byte xxxx xxxx 247, 126
CCPR1L Capture/Compare/PWM Register 1, Low Byte xxxx xxxx 247, 126
CCP1CON P1M1 P1M0 DC1B1 DC1B0 CCP1M3 CCP1M2 CCP1M1 CCP1M0 0000 0000 247, 106
VREFCON2
DAC1R<4:0> ---0 0000 247, 236
VREFCON1
D1EN D1LPS DAC1OE
--- D1PSS<1:0>
D1NSS 000- 00-0 247, 235
VREFCON0
FVR1EN FVR1ST FVR1S<1:0>
0001 ---- 247, 232
PSTRCON
STRSYNC STRD STRC STRB STRA ---0 0001 247, 123
BAUDCON ABDOVF RCIDL DTRXP CKTXP BRG16
WUE ABDEN 0100 0-00 247, 181
PWM1CON PRSEN PDC6 PDC5 PDC4 PDC3 PDC2 PDC1 PDC0 0000 0000 247, 122
ECCP1AS ECCPASE ECCPAS2 ECCPAS1 ECCPAS0 PSSAC1 PSSAC0 PSSBD1 PSSBD0 0000 0000 247, 118
TMR3H Timer3 Register, High Byte xxxx xxxx 247, 102
TMR3L Timer3 Register, Low Byte xxxx xxxx 247, 102
T3CON
RD16
T3CKPS1 T3CKPS0 T3CCP1 T3SYNC
TMR3CS TMR3ON 0-00 0000
247, 102
TABLE 3-2: REGISTER FILE SUMMARY (PIC18(L)F1XK22) (CONTINUED)
File Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Value on
POR, BOR
Details
on
page:
Legend: x = unknown, u = unchanged, = unimplemented, q = value depends on condition
Note 1: The SBOREN bit is only available when the BOREN<1:0> Configuration bits = 01; otherwise it is disabled and reads as ‘0’. See
Section 22.4 “Brown-out Reset (BOR)”.
2: The RA3 bit is only available when Master Clear Reset is disabled (MCLRE Configuration bit = 0). Otherwise, RA3 reads as ‘0’. This bit is
read-only.
3: Unimplemented, read as1’.