Datasheet

2010-2015 Microchip Technology Inc. DS40001419F-page 177
PIC16(L)F1824/8
TABLE 20-1: SUMMARY OF REGISTERS ASSOCIATED WITH TIMER0
Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Register
on Page
CPSCON0 CPSON CPSRM CPSRNG<1:0> CPSOUT T0XCS
319
FVRCON FVREN FVRRDY
TSEN TSRNG CDAFVR<1:0> ADFVR<1:0> 141
INLVLA
INLVLA5 INLVLA4 INLVLA3 INLVLA2 INLVLA1 INLVLA0 123
INTCON GIE PEIE TMR0IE
INTE IOCIE TMR0IF INTF IOCIF
89
OPTION_REG
WPUEN INTEDG TMR0CS TMR0SE PSA PS<2:0>
176
TMR0 Timer0 Module Register
174*
TRISA
TRISA5 TRISA4 TRISA3 TRISA2 TRISA1 TRISA0
121
Legend: = Unimplemented location, read as0’. Shaded cells are not used by the Timer0 module.
* Page provides register information.