Datasheet

2014 Microchip Technology Inc. DS20005323A-page 11
HV9910C
FIGURE 4-1: 8-LEAD SOIC (NARROW BODY) PACKAGE OUTLINE (LG)
Notes:
1. This chamfer feature is optional. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier
can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.
1
8
Seating
Plane
Gauge
Plane
L
L1
L2
EE1
D
e
b
A
A2
A1
Seating
Plane
A
A
Top View
Side View
View B
View B
θ1
θ
Note 1
(Index Area
D/2 x E1/2)
View A-A
h
h
Note 1
Symbol A A1 A2 b D E E1 e h L L1 L2 1
Dimension
(mm)
MIN 1.35* 0.10 1.25 0.31 4.80* 5.80* 3.80*
1.27
BSC
0.25 0.40
1.04
REF
0.25
BSC
NOM - - - - 4.906.003.90 - - - -
MAX 1.75 0.25 1.65* 0.51 5.00* 6.20* 4.00* 0.50 1.27 15°
JEDEC Registration MS-012, Variation AA, Issue E, Sep 2005.
* This dimension is not specified in the JEDEC drawing.
† This dimension differs from the JEDEC drawing.
Drawings not to scale.