Datasheet
36.9.11 XDMAC Global Channel Read Suspend Register
Name: XDMAC_GRS
Offset: 0x28
Reset: 0x00000000
Property: Read/Write
Bit 31 30 29 28 27 26 25 24
Access
Reset
Bit 23 22 21 20 19 18 17 16
RS23 RS22 RS21 RS20 RS19 RS18 RS17 RS16
Access
R/W R/W R/W R/W R/W R/W R/W R/W
Reset 0 0 0 0 0 0 0 0
Bit 15 14 13 12 11 10 9 8
RS15 RS14 RS13 RS12 RS11 RS10 RS9 RS8
Access
R/W R/W R/W R/W R/W R/W R/W R/W
Reset 0 0 0 0 0 0 0 0
Bit 7 6 5 4 3 2 1 0
RS7 RS6 RS5 RS4 RS3 RS2 RS1 RS0
Access
R/W R/W R/W R/W R/W R/W R/W R/W
Reset 0 0 0 0 0 0 0 0
Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23 – RSx XDMAC Channel x Read
Suspend
Value Description
0
The read channel is not suspended.
1
The source requests for channel n are no longer serviced by the system scheduler.
SAM E70/S70/V70/V71 Family
DMA Controller (XDMAC)
© 2019 Microchip T
echnology Inc.
Datasheet
DS60001527D-page 502










