Datasheet

Table Of Contents
368
ATmega640/V-1280/V-1281/V-2560/V-2561/V [DATASHEET]
2549Q–AVR–02/2014
2. This assumes 50% clock duty cycle. The half period is actually the low time of the external clock, XTAL1.
Table 31-12. External Data Memory Characteristics, 4.5 to 5.5 Volts, 1 Cycle Wait-state
Symbol Parameter
8MHz Oscillator Variable Oscillator
UnitMin. Max. Min. Max.
01/t
CLCL
Oscillator Frequency 0.0 16 MHz
10 t
RLDV
Read Low to Data Valid 200 2.0t
CLCL
-50
ns
12 t
RLRH
RD Pulse Width 240 2.0t
CLCL
-10
15 t
DVWH
Data Valid to WR High 240 2.0t
CLCL
16 t
WLWH
WR Pulse Width 240 2.0t
CLCL
-10
Table 31-13. External Data Memory Characteristics, 4.5 to 5.5 Volts, SRWn1 = 1, SRWn0 = 0
Symbol Parameter
4MHz Oscillator Variable Oscillator
UnitMin. Max. Min. Max.
01/t
CLCL
Oscillator Frequency 0.0 16 MHz
10 t
RLDV
Read Low to Data Valid 325 3.0t
CLCL
-50
ns
12 t
RLRH
RD Pulse Width 365 3.0t
CLCL
-10
15 t
DVWH
Data Valid to WR High 375 3.0t
CLCL
16 t
WLWH
WR Pulse Width 365 3.0t
CLCL
-10
Table 31-14. External Data Memory Characteristics, 4.5 to 5.5 Volts, SRWn1 = 1, SRWn0 = 1
Symbol Parameter
4MHz Oscillator Variable Oscillator
UnitMin. Max. Min. Max.
01/t
CLCL
Oscillator Frequency 0.0 16 MHz
10 t
RLDV
Read Low to Data Valid 325 3.0t
CLCL
-50
ns
12 t
RLRH
RD Pulse Width 365 3.0t
CLCL
-10
14 t
WHDX
Data Hold After WR High 240 2.0t
CLCL
-10
15 t
DVWH
Data Valid to WR High 375 3.0t
CLCL
16 t
WLWH
WR Pulse Width 365 3.0t
CLCL
-10