Datasheet
ATmega164A/PA/324A/PA/644A/PA/1284/P
2018 Microchip Technology Inc. Data Sheet Complete DS40002070A-page 337
Notes: 1. In ATmega164A/164PA/324A/324PA/644A/644PA/1284/1284P, this parameter is characterized and not 100% tested.
2. Required only for f
SCL
> 100kHz.
3. Cb = capacitance of one bus line in pF.
4. f
CK
= CPU clock frequency.
5. This requirement applies to all ATmega324 two-wire Serial Interface operation. Other devices connected to the two-wire
Serial Bus need only obey the general f
SCL
requirement.
Figure 28-5. Two-wire serial bus timing
t
HIGH
High period of the SCL clock
f
SCL
100kHz 4.0 –
µs
f
SCL
> 100kHz 0.6 –
t
SU;STA
Set-up time for a repeated START
condition
f
SCL
100kHz 4.7 –
f
SCL
> 100kHz 0.6 –
t
HD;DAT
Data hold time
f
SCL
100kHz 0 3.45
f
SCL
> 100kHz 0 0.9
t
SU;DAT
Data setup time
f
SCL
100kHz 250 –
ns
f
SCL
> 100kHz 100 –
t
SU;STO
Setup time for STOP condition
f
SCL
100kHz 4.0 –
µs
f
SCL
> 100kHz 0.6 –
t
BUF
Bus free time between a STOP and
START condition
f
SCL
100kHz 4.7 –
f
SCL
> 100kHz 1.3 –
Table 28-16. two-wire serial bus requirements (Continued)
Symbol Parameter Condition Min. Max. Units
t
SU;STA
t
LOW
t
HIGH
t
LOW
t
of
t
HD;STA
t
HD;DAT
t
SU;DAT
t
SU;STO
t
BUF
SCL
SDA
t
r