Datasheet

87
32117D–AVR-01/12
AT32UC3C
8.5.5 1.8V Brown Out Detection (BOD18)
The 1.8V Brown-Out Detector (BOD18) monitors the VDDCORE supply pin and compares the
supply voltage to the brown-out detection level, as set in BOD.LEVEL. The BOD18 is disabled
by default, but can be enabled either by software or by flash fuses. The 1.8V Brown-Out Detec-
tor can either generate an interrupt or a reset when the supply voltage is below the brown-out
detection level. In any case, the BOD18 output value is given by the PCLKSR.BODDET bit.
Note that any change to the BOD.LEVEL field of the BOD register should be done with the
BOD18 deactivated to avoid spurious reset or interrupt. When turned-on, the BOD18 output will
be masked during one half of a RCSYS clock cycle and two main clocks cycles to avoid false
results.
If the JTAG or the AWIRE is enabled, the BOD18 reset and interrupt will be masked.
See Electrical Characteristics for parametric details.
Although it is not recommended, it is still possible to override the default factory settings by writ-
ing to those registers. To prevent unexpected writes due to software bugs, write access to this
register is protected by a locking mechanism, for details please refer to the UNLOCK register
description.
8.5.6 3.3V Brown Out Detection (BOD33)
The 3.3V Brown-Out Detector (BOD33) monitors the VDDIN_5 supply pin and compares the
supply voltage to the brown-out detection level, as set in BOD33.LEVEL. The BOD33 is disabled
by default, but can be enabled by software or by flash fuses. The 3.3V Brown-Out Detector can
generate an interrupt or a reset when the supply voltage is below the brown-out detection level.
In any case, the BOD33 value is given by the PCLKSR.BOD33DET bit.
Note that any change to the BOD33.LEVEL field of the BOD33 register should be done with the
BOD33 deactivated to avoid spurious interrupt. When turned-on, the BOD33 output will be
masked during one half of a RCSYS clock cycle and two main clocks cycles to avoid false
results.
3-
4 PWM GCLK_PWM
5 QDEC0 GCLK_QDEC0
6 QDEC1 GCLK_QDEC1
7
GCLK event, mapped to event number 16.
See the Module Configuration of PEVC for
more details.
8
GCLK event, mapped to event number 17.
See the Module Configuration of PEVC for
more details.
9 GCLK[0] output pin
10 GCLK[1] output pin
11 IISC GCLK_IISC
Table 8-2. Generic clock allocation
Clock number Function Name