Datasheet
Data Sheet
32 Mbit Multi-Purpose Flash Plus
SST39VF3201B / SST39VF3202B
17
©2009 Silicon Storage Technology, Inc. S71384-01-000 1/09
FIGURE 11: WE# Controlled Block-Erase Timing Diagram
FIGURE 12: WE# Controlled Sector-Erase Timing Diagram
1384 F09.0
ADDRESS A
MS-0
DQ
15-0
WE#
SW0 SW1 SW2 SW3 SW4 SW5
555 2AA 2AA555 555
XX55 XX30XX55XXAA XX80 XXAA
BA
X
OE#
CE#
SIX-BYTE CODE FOR BLOCK-ERASE
T
BE
T
WP
Note: This
device also supports CE# controlled Block-Erase operation The WE# and CE# signals are
interchangeable as long as minimum timings are met. (See Table 15)
BA
X
= Block Address
A
MS
= Most significant address
A
MS
= A
20
for SST39VF320xB
WP# must be held in proper logic state (V
IL
or V
IH
) 1 µs prior to and 1 µs after the command sequence.
1384 F10.0
ADDRESS A
MS-0
DQ
15-0
WE#
SW0 SW1 SW2 SW3 SW4 SW5
555 2AA 2AA555 555
XX55 XX50XX55XXAA XX80 XXAA
SA
X
OE#
CE#
SIX-BYTE CODE FOR SECTOR-ERASE
T
SE
T
WP
Note: This device also
supports CE# controlled Sector-Erase operation The WE# and CE# signals are
interchangeable as long as minimum timings are met. (See Table 15)
SA
X
= Sector Address
A
MS
= Most significant address
A
MS
= A
20
for SST39VF320xB
WP# must be held in proper logic state (V
IL
or V
IH
) 1 µs prior to and 1 µs after the command sequence.