Datasheet

©2011 Silicon Storage Technology, Inc. DS25001A 03/11
20
2 Mbit / 4 Mbit / 8 Mbit Multi-Purpose Flash
SST39LF200A / SST39LF400A / SST39LF800A
SST39VF200A / SST39VF400A / SST39VF800A
Data Sheet
A
Microchip Technology Company
Figure 9: Toggle Bit Timing Diagram
Figure 10: WE# Controlled Chip-Erase Timing Diagram
1117 F07.3
ADDRESS A
MS-0
DQ
6
WE#
OE#
CE#
T
OE
T
OEH
T
CE
T
OES
TWO READ CYCLES
WITH SAME OUTPUTS
Note: A
MS
= Most significant address
A
MS
=A
16
for SST39LF/VF200A, A
17
for SST39LF/VF400A and A
18
for SST39LF/VF800A
1117 F08.7
ADDRESS A
MS-0
DQ
15-0
WE#
SW0 SW1 SW2 SW3 SW4 SW5
5555 2AAA 2AAA5555 5555
XX55 XX10XX55XXAA XX80 XXAA
5555
OE#
CE#
SIX-BYTE CODE FOR CHIP-ERASE
T
SCE
T
WP
Note: This device also supports CE# controlled Chip-Erase operation. The WE# and CE# signals are
interchageable as long as minimum timings are met. (See Table 16)
A
MS
= Most significant address
A
MS
=A
16
for SST39LF/VF200A, A
17
for SST39LF/VF400A and A
18
for SST39LF/VF800A
X can be V
IL
or V
IH
, but no other value.